![IEI Technology NANO-QM871-i1 User Manual Download Page 148](http://html1.mh-extra.com/html/iei-technology/nano-qm871-i1/nano-qm871-i1_user-manual_4093760148.webp)
NANO-QM871-i1 EPIC SBC
Page 135
DMA
Direct Memory Access (DMA) enables some peripheral devices to
bypass the system processor and communicate directly with the system
memory.
DIMM
Dual Inline Memory Modules are a type of RAM that offer a 64-bit data
bus and have separate electrical contacts on each side of the module.
DIO
The digital inputs and digital outputs are general control signals that
control the on/off circuit of external devices or TTL devices. Data can be
read or written to the selected address to enable the DIO functions.
EHCI
The Enhanced Host Controller Interface (EHCI) specification is a
register-level interface description for USB 2.0 Host Controllers.
EIDE
Enhanced IDE (EIDE) is a newer IDE interface standard that has data
transfer rates between 4.0 MBps and 16.6 MBps.
EIST
Enhanced Intel® SpeedStep Technology (EIST) allows users to modify
the power consumption levels and processor performance through
application software. The application software changes the bus-to-core
frequency ratio and the processor core voltage.
FSB
The Front Side Bus (FSB) is the bi-directional communication channel
between the processor and the Northbridge chipset.
GbE
Gigabit Ethernet (GbE) is an Ethernet version that transfers data at 1.0
Gbps and complies with the IEEE 802.3-2005 standard.
GPIO
General purpose input
HDD
Hard disk drive (HDD) is a type of magnetic, non-volatile computer
storage device that stores digitally encoded data.
ICH
The Input/Ouput Controll Hub (ICH) is an Intel® Southbridge chipset.
IrDA
Infrared Data Association (IrDA) specify infrared data transmission
protocols used to enable electronic devices to wirelessly communicate
with each other.
L1 Cache
The Level 1 Cache (L1 Cache) is a small memory cache built into the
system processor.
L2 Cache
The Level 2 Cache (L2 Cache) is an external processor memory cache.
Summary of Contents for NANO-QM871-i1
Page 2: ...NANO QM871 i1 EPIC SBC Page ii Revision Date Version Changes July 10 2014 1 00 Initial release...
Page 14: ...NANO QM871 i1 EPIC SBC Page 1 Chapter 1 1 Introduction...
Page 23: ...NANO QM871 i1 EPIC SBC Page 10 Chapter 2 2 Packing List...
Page 28: ...NANO QM871 i1 EPIC SBC Page 15 Chapter 3 3 Connector Pinouts...
Page 58: ...NANO QM871 i1 EPIC SBC Page 45 Chapter 4 4 Installation...
Page 85: ...NANO QM871 i1 EPIC SBC Page 72 Chapter 5 5 BIOS...
Page 121: ...NANO QM871 i1 EPIC SBC Page 108 6 Software Drivers Chapter 6...
Page 143: ...NANO QM871 i1 EPIC SBC Page 130 Appendix A A BIOS Options...
Page 146: ...NANO QM871 i1 EPIC SBC Page 133 Appendix B B Terminology...
Page 150: ...NANO QM871 i1 EPIC SBC Page 137 Appendix C C Digital I O Interface...
Page 153: ...NANO QM871 i1 EPIC SBC Page 140 Appendix D D Hazardous Materials Disclosure...