User’s Manual
IBM PowerPC 750GX and 750GL RISC Microprocessor
750gx_umIX.fm.(1.2)
March 27, 2006
Index
Page 375 of 377
Stall, definition
,
Static branch prediction
,
stwcx.
,
Superscalar, definition
sync
,
SYNC operation
,
Synchronization
context/execution synchronization
,
execution of rfi
memory synchronization instructions
SYSCLK (system clock) signal
System call exception
,
System linkage instructions
System register unit
execution timing
,
latency, CR logical instructions
latency, system register instructions
,
T
TA (transfer acknowledge) signal
Table search flow (primary and secondary)
,
TBL/TBU (time base lower and upper) registers
,
TBST (transfer burst) signal
,
TEA (transfer error acknowledge) signal
Termination
Thermal assist unit (TAU)
,
Thermal management interrupt exception
,
THRMn (thermal management) registers
Throughput, definition
,
Timing diagrams, interface
address transfer signals
,
burst transfers with data delays
single-beat reads
,
single-beat reads with data delays
single-beat writes
single-beat writes with data delays
,
use of TEA
using DBWO
Timing, instruction
BPU execution timing
branch timing example
cache hit
cache miss
,
execution unit
,
FPU execution timing
,
instruction dispatch
instruction flow
,
instruction scheduling guidelines
,
IU execution timing
latency summary
load/store unit execution timing
SRU execution timing
stage, definition
,
TLB
description
invalidate (tlbie instruction)
,
LRU replacement
,
organization for ITLB and DTLB
,
TLB miss and table search operation
,
TLB invalidate
description
TLB management instructions
TLB miss, effect
tlbie
tlbsync
,
Transactions, data cache
Transfer
,
Trap instructions
TS (transfer start) signal
TSIZn (transfer size) signals
TTn (transfer type) signals
,
U, V, W
UMMCR0 (user monitor mode control register 0)
UMMCR1 (user monitor mode control register 1)
UPMCn (user performance monitor counter) registers
,
,
Use of TEA, timing
,
User instruction set architecture (UISA)
description
registers
,
USIA (user sampled instruction address) register
Using DBWO, timing
Virtual environment architecture (VEA)
,
WIMG bits
,
Write-back, definition
,
Write-through mode (W bit)
cache interactions
,
Write-with-Atomic operation
Write-with-Flush operation
,
Write-with-Kill operation
,
WT (write-through) signal
,
X
XER register