Rev. 1.40
�0
De�e��e� 1�� �01�
Rev. 1.40
�1
De�e��e� 1�� �01�
BS67F340/BS67F350/BS67F360/BS67F370
Enhanced Touch A/D Flash MCU with LCD Driver
BS67F340/BS67F350/BS67F360/BS67F370
Enhanced Touch A/D Flash MCU with LCD Driver
In Application Programming Control Registers
The Address register, FARL and FARH, the Data registers, FD0L/FD0H, FD1L/FD1H, FD2L/FD2H
and FD3L/FD3H, and the Control registers, FC0, FC1 and FC2, are the corresponding Flash access
registers located in Data Memory sector 0 for IAP. If using the indirect addressing method to access
the FC0, FC1 and FC2 registers, all read and write operations to the registers must be performed
using the Indirect Addressing Register, IAR1 or IAR2, and the Memory Pointer pair, MP1L/MP1H
or MP2L/MP2H. Because the FC0, FC1 and FC2 control registers are located at the address of
50H~52H in Data Memory sector 0, the desired value ranged from 50H to 52H must first be written
into the MP1L or MP2L Memory Pointer low byte and the value “00H” must also be written into the
MP1H or MP2H Memory Pointer high byte.
Register Name
Bit
7
6
5
4
3
2
1
0
FC0
CFWEN
FMOD� FMOD1 FMOD0
FWPEN
FWT
FRDEN
FRD
FC1
D7
D�
D�
D4
D3
D�
D1
D0
FC�
(BS67F350/360/370)
—
—
—
—
—
—
—
CLWB
FARL
A7
A�
A�
A4
A3
A�
A1
A0
FARH (BS67F340)
—
—
—
—
A11
A10
A9
A8
FARH (BS67F350)
—
—
—
A1�
A11
A10
A9
A8
FARH (BS67F360)
—
—
A13
A1�
A11
A10
A9
A8
FARH (BS67F370)
—
A14
A13
A1�
A11
A10
A9
A8
FD0L
D7
D�
D�
D4
D3
D�
D1
D0
FD0H
D1�
D14
D13
D1�
D11
D10
D9
D8
FD1L
D7
D�
D�
D4
D3
D�
D1
D0
FD1H
D1�
D14
D13
D1�
D11
D10
D9
D8
FD�L
D7
D�
D�
D4
D3
D�
D1
D0
FD2H
D1�
D14
D13
D1�
D11
D10
D9
D8
FD3L
D7
D�
D�
D4
D3
D�
D1
D0
FD3H
D1�
D14
D13
D1�
D11
D10
D9
D8
IAP Registers List