3FPGA Circuits
3.9LVDS
DBUG353-1.06E
21(25)
Signal Name
Pin No.
40P Socket Pin No.
BANK
Description
I/O
F_LVDS_A2_P
50
5
2
Differential Channel 2+
2.5V
F_LVDS_A2_N
51
6
2
Differential Channel 2-
2.5V
GND
-
7
-
-
GND
-
8
-
-
F_LVDS_A3_P
52
9
2
Differential Channel 3+
2.5V
F_LVDS_A3_N
54
10
2
Differential Channel 3-
2.5V
GND
-
11
-
-
GND
-
12
-
-
F_LVDS_A4_P
58
13
2
Differential Channel 4+
2.5V
F_LVDS_A4_N
59
14
2
Differential Channel 4-
2.5V
GND
-
15
-
-
GND
-
16
-
-
F_LVDS_A5_P
62
17
2
Differential Channel 5+
2.5V
F_LVDS_A5_N
63
18
2
Differential Channel 5-
2.5V
GND
-
19
-
-
GND
-
20
-
-
Table 3-10 J10 FPGA Pin Distribution
Signal Name
Pin No.
40P Socket Pin No.
BANK
Description
I/O
F_LVDS_B1_P
64
1
2
Differential Channel 1+
2.5V
F_LVDS_B1_N
65
2
2
Differential Channel 1-
2.5V
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_B2_P
66
5
2
Differential Channel 2+
2.5V
F_LVDS_B2_N
67
6
2
Differential Channel 2-
2.5V
GND
-
7
-
-
-
GND
-
8
-
-
-
F_LVDS_B3_P
70
9
2
Differential Channel 3+
2.5V
F_LVDS_B3_N
71
10
2
Differential Channel 3-
2.5V
GND
-
11
-
-
-
GND
-
12
-
-
-
F_LVDS_B4_P
72
13
2
Differential Channel 4+
2.5V
F_LVDS_B4_N
75
14
2
Differential Channel 4-
2.5V
GND
-
15
-
-
-
GND
-
16
-
-
-
F_LVDS_B5_P
76
17
2
Differential Channel 5+
2.5V