2Development Board Description
2.4System Architecture
DBUG353-1.06E
6(25)
2.4
System Architecture
Figure 2-4 System Architecture
MODE
LED
Switch
Crystal
Oscillator
JTAG
External
Clock
DONE
Light
40PIN GPIO
Header
40PIN GPIO
Header
FLASH
Configurat-
ion
X36
X36
Reset
X2
X4
X10
X10
X1
X1
X1
X4
X4
X4
X4
Key
20PIN
LVDS
Header
20PIN
LVDS
Header
X1
2.5
Features
The structure and features of the development board are as follows:
1. FPGA
LQFP144 package
Embedded flash, data not easily lost if power down
Abundant LUT4 resources
Multiple modes and capacities of BSRAM
Supports LV
2. FPGA Configuration Mode
JTAG, AUTO BOOT, MSPI
3. Clock Resources
50MHz clock crystal oscillator;
SMA external clock input
4. Key switch and slide switch
One reset button
Four Key switches
Four Slide switches