RCM memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4007_F007 Mode Register (RCM_MR)
8
R
00h
4007_F008 Sticky System Reset Status Register 0 (RCM_SSRS0)
8
R/W
82h
4007_F009 Sticky System Reset Status Register 1 (RCM_SSRS1)
8
R/W
00h
14.2.1 System Reset Status Register 0 (RCM_SRS0)
This register includes read-only status flags to indicate the source of the most recent
reset. The reset state of these bits depends on what caused the MCU to reset.
NOTE
The reset value of this register depends on the reset source:
• POR (including LVD) — 0x82
• LVD (without POR) — 0x02
• VLLS mode wakeup due to RESET pin assertion — 0x41
• VLLS mode wakeup due to other wakeup sources — 0x01
• Other reset — a bit is set if its corresponding reset source
caused the reset
Address: 4007_F000h base + 0h offset = 4007_F000h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
1
0
0
0
0
0
1
0
RCM_SRS0 field descriptions
Field
Description
7
POR
Power-On Reset
Indicates a reset has been caused by the power-on detection logic. Because the internal supply voltage
was ramping up at the time, the low-voltage reset (LVD) status bit is also set to indicate that the reset
occurred while the internal supply was below the LVD threshold.
0
Reset not caused by POR
1
Reset caused by POR
6
PIN
External Reset Pin
Indicates a reset has been caused by an active-low level on the external RESET pin.
0
Reset not caused by external reset pin
1
Reset caused by external reset pin
Table continues on the next page...
Reset memory map and register descriptions
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
330
Freescale Semiconductor, Inc.