Interrupt Controller Module
MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
14-9
Preliminary
request, 0 = negate request) in the appropriate INTFRC
n
register. The assertion of an interrupt request via
the INTFRC
n
register is not affected by the interrupt mask register. The INTFRC
n
register is cleared by
reset.
IPSBAR
Offset: 0x0C10 (INTFRCH
n
)
Access: Read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
INTFRCH[63:48]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
INTFRCH[47:32]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 14-5. Interrupt Force Register High (INTFRCH
n
)
Table 14-7. INTFRCH
n
Field Descriptions
Field
Description
31–0
INTFRCH
Interrupt force. Allows software generation of interrupts for each possible source for functional or debug purposes.
0 No interrupt forced on corresponding interrupt source
1 Force an interrupt on the corresponding source
IPSBAR
Offset: 0x0C14 (INTFRCL
n
)
Access: Read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
INTFRCL[31:16]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
INTFRCL[15:1]
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 14-6. Interrupt Force Register Low (INTFRCL
n
)
Table 14-8. INTFRCL
n
Field Descriptions
Field
Description
31–1
INTFRCL
Interrupt force. Allows software generation of interrupts for each possible source for functional or debug purposes.
0 No interrupt forced on corresponding interrupt source
1 Force an interrupt on the corresponding source
0
Reserved, should be cleared.