Page 58
Epson Research and Development
Vancouver Design Center
S1D13505
Hardware Functional Specification
X23A-A-001-14
Issue Date: 01/02/02
7.1.9 Toshiba Interface Timing (e.g. TX3912)
Figure 7-10: Toshiba Timing
ADDR[12:0]
WE* RD*
D[31:16](write)
CARDREG*
CARDxWAIT*
DCLKOUT
t1
t2
t3
t4
t7
CARDxCSH*
t6
t8
ALE
CARDxCSL*
CARDIORD*
CARDIOWR*
t5
t9
t10
t11
t12
D[31:16](read)
t13
t14
t15