aPPenDiX C POWeR SaVinG
S1C63003/004/008/016 TeChniCal Manual
Seiko epson Corporation
aP-C-3
(Rev. 1.1)
Table C.1.2 shows a list of methods for clock control and starting/stopping the CPU.
1.2 Clock control list
Table C.
Current
consumption
OSC1
OSC3
CPU clock
Peripheral
(OSC3)
Peripheral
(OSC1)
CPU stop
method
CPU startup
method
↑
Low
Stop
Stop
Stop
Stop
Stop
Execute SLP
instruction
1
Oscillation
(system CLK)
Stop
Stop
Stop
Run
Execute HALT
instruction
1, 2
Oscillation
(system CLK)
Stop
Stop
Run
Run
Execute HALT
instruction
1, 2, 3
Oscillation
(system CLK)
Stop
Run
Run
Run
Oscillation
Oscillation
(system CLK)
Stop
Run
Run
Execute HALT
instruction
1, 2, 3
High
↓
Oscillation
Oscillation
(system CLK)
Run
Run
Run
HALT and SLEEP mode cancelation methods (CPU startup method)
1. Startup by a port
Started up by a key input interrupt.
2. Startup by a peripheral circuit being operated with the OSC1 clock
Started up by an interrupt from the clock timer, stopwatch timer, watchdog timer or a peripheral circuit being
operated with an OSC1 dividing clock.
3. Startup by a peripheral circuit
Started up by a peripheral circuit interrupt.
Power Saving by Power Supply Control
C.2
The available power supply controls are listed below.
internal operating voltage regulator
• Note that turning on internal operating voltage regulator heavy load protection will increase current consump-
tion. Turn off heavy load protection for normal operations. Turn on only if operations are unstable.
lCD system voltage regulator
• Turning on the LCD system voltage regulator heavy load protection will increase current consumption. Turn
off heavy load protection for normal operations. Turn on only if the display is unstable.
• If no LCD display is being used, turn off the LCD system voltage regulator.
Supply voltage detection (SVD) circuit
[S1C63004/008/016]
• Operating the SVD circuit will increase current consumption. Turn off power supply voltage detection unless
it is required.