84
ADV7623 Hardware Manual
Rev. 0 – March 2010
19
Confidential NDA required
Location Mnemonic
Type
Description
49
TXGND
Ground
TXAVDD Ground
50
TX0-
HDMI Output
Differential Output Channel 0
Complement. Differential output of the red
data at 10× the pixel clock rate; supports
TMDS logic level.
51
TX0+
HDMI Output
Differential Output Channel 0 True.
Differential output of the red data at 10×
the pixel clock rate; supports TMDS logic
level.
52
TXGND
Ground
TXAVDD Ground
53
TX1-
HDMI Output
Differential Output Channel 1
Complement. Differential output of the red
data at 10× the pixel clock rate; supports
TMDS logic level.
54
TX1+
HDMI Output
Differential Output Channel 1 True.
Differential output of the red data at 10×
the pixel clock rate; supports TMDS logic
level.
55
TXAVDD
Power
1.8V power supply for TMDS outputs
56
TX2-
HDMI Output
Differential Output Channel 2
Complement. Differential output of the red
data at 10× the pixel clock rate; supports
TMDS logic level.
57
TX2+
HDMI Output
Differential Output Channel 2 True.
Differential output of the red data at 10×
the pixel clock rate; supports TMDS logic
level.
58
TXGND
Ground
TXAVDD Ground
59
CEC
Digital I/O
Consumer electronic control channel.
60
DGND
Ground
Ground for DVDD
61
DVDD
Power
Digital supply voltage (1.8 V)
62
ALSB
Digital Input
This pin is used to set I2C address of the Rx
IO and the Tx Main Map.
63
CSB
Digital Input
Chip Select pin. This pin must be set low or
left floating for the chip to process I2C
messages that are destined to the
ADV7623. The ADV7623 ignores I2C
messages which he receives if this pin is
high.
64
EP_SCK
Digital Output
SPI clock interface for the EDID/OSD
65
EP_CS
Digital Output
SPI chip selected interface for the
EDID/OSD
66
EP_MOSI
Digital Output
SPI master out/slave in for the EDID/OSD
67
EP_MISO
Digital Input
SPI master in/slave out for the EDID/OSD
Summary of Contents for AVR-S510BT
Page 8: ...Personal notes 8 ...
Page 49: ...49 LEVEL DIAGRAM AVR S518BT X520BT X518CI LEVEL1 DIAGRAM ...
Page 50: ...50 AVR S518BT X520BT X518CI LEVEL2 DIAGRAM ...
Page 51: ...51 AVR S518BT X520BT X518CI LEVEL3 DIAGRAM ...
Page 52: ...52 AVR S518BT X520BT X518CI LEVEL4 DIAGRAM ...
Page 53: ...53 AUDIO BLOCK DIAGRAM AVR S518BT X520BT X518CI ANALOG AUDIO DIAGRAM ...
Page 55: ...55 VIDEO BLOCK DIAGRAM AVR S518BT X520BT X518CI VIDEO BLOCK ...
Page 56: ...56 POWER BLOCK DIAGRAM AVR S518BT X520BT X518CI VCC DIAGRAM ...
Page 89: ...89 CS497024CVZ DIGITAL IC741 ...
Page 92: ...92 CS42528 CQ DIGITAL IC744 CS42528 Block diagram ...
Page 93: ...93 CS42528 Terminal Functions ...
Page 95: ...95 NJU72340A DIGITAL IC761 NJU72340A Terminal Functions ...
Page 102: ...102 MX25L1606EM2I 12G USB IC904 MX25L1606EM2I 12G Terminal Functions BD82065FVJ USB IC905 ...
Page 104: ...104 2 FL DISPLAY FLD 018BT021GINK FRONT FL101 PIN CONNECTION GRID ASSIGNMENT ...
Page 105: ...105 ANODE CONNECTION ...