15
CIRCUIT OPERATION MANUAL
MemWait
Wait signal is produced in external device when accessing SRAM and peripheral devices. Wait signal is maintained as
Order status in the High status motivated by processor clock.
Not_OE
Read Strobe
ReadnotWrite
The ability to Read or Write of processing cycle.
Access cycle of EMI Bank3 and Bank2 is as following feature. The value of timing chart can be modified by the value of
Configuration Register setting.
Symbol
Parameter
Min
Max
Units
Note
tCHAV
Referecne Clock high to Address valid
-8.0
0.0
ns
tCLSV
Reference Clock low to Strobe valid
-8.0
3.0
ns
tCHSV
Reference Clock high to Strobe Valid
-8.0
0.0
ns
tRCA/CH
Read Data valid to Reference Clock high
13.0
ns
tCHRDX
Read Data hold after Reference Clock high
-2.0
ns
tSVRDX
Read Data hold after Strobe valid
0.0
ns
1
tCLWOV
Reference Clock low to Write Data valid
-8.0
7.0
ns
1
tCHWOV
Reference Clock high to Write Data valid
-8.0
6.0
ns
1
tCHWDZ
Reference Clock high to Write data tristate
-8.0
6.0
ns
tCHRSV
Reference Clock high to remaining Strobes valid
-8.0
3.0
ns
tCHPH
Reference Clock high to ProcClkOut high
-8.0
0.0
ns
tWVCH
MemWait valid to Reference Clock high
13.0
ns
tRVCH
MemReq valid to Reference Clock high
13.0
ns
tRHWX
MemWait hold after ProcClkOut high
0.0
ns
1
tPHRX
Memreq hold after ProcClkOut high
0.0
ns
1
tPHEMIZ
MemGrant to signals tristate when bus granted
TBD
ns
1
Chart 4. EMI Timing Value
Summary of Contents for DSD-9251MAV
Page 8: ...7 CIRCUIT OPERATION MANUAL 1 Block Diagram DSD 9251EAV Block Diagram ...
Page 17: ...16 CIRCUIT OPERATION MANUAL EMI Interface Timing ...
Page 41: ...40 SCHEMATIC DIAGRAM ...
Page 42: ...41 SCHEMATIC DIAGRAM ...
Page 43: ...42 SCHEMATIC DIAGRAM ...
Page 44: ...43 SCHEMATIC DIAGRAM ...
Page 45: ...44 SCHEMATIC DIAGRAM ...
Page 46: ...45 SCHEMATIC DIAGRAM ...
Page 47: ...46 SCHEMATIC DIAGRAM ...
Page 48: ...47 SCHEMATIC DIAGRAM ...
Page 49: ...48 SCHEMATIC DIAGRAM ...
Page 50: ...49 SCHEMATIC DIAGRAM ...
Page 51: ...50 SCHEMATIC DIAGRAM ...
Page 52: ...51 SCHEMATIC DIAGRAM ...
Page 53: ...52 SCHEMATIC DIAGRAM ...
Page 54: ...53 PARTS PLACEMENT ARRANGEMENT ...
Page 55: ...54 PARTS PLACEMENT ARRANGEMENT ...
Page 56: ...55 PARTS PLACEMENT ARRANGEMENT 9252 FRONT PCB ...
Page 57: ...56 PARTS PLACEMENT ARRANGEMENT 9251 FRONT PCB ...
Page 58: ...57 PARTS PLACEMENT ARRANGEMENT ...
Page 59: ...686 AHYEON DONG MAPO GU SEOUL KOREA C P O BOX 8003 SEOUL KOREA DAEWOO ELECTRONICS Corp ...