20
Document # 001-20559 Rev. *D
Section A: Overview
PSoC Device Characteristics
system has 1 digital row and the
system has 2 analog columns, as described in the following
table.
The following table lists the resources available for
CY8C24633, CY8C24533, CY8C23533, CY8C23433-spe-
cific PSoC device groups. The check mark or appropriate
information denotes that a system resource is available for
the PSoC device. Blank fields denote that the system
resource is not available. These resources are detailed in
the section titled
“System Resources” on page 271
.
PSoC Device Distinctions
The PSoC device distinctions are listed in the table below and in each chapter section where it is appropriate. The PSoC
device distinctions are significant exceptions or differences between PSoC groups and devices.
PSoC Device Characteristics
PSoC Part
Number
Dig
it
a
l IO
(
m
ax
)
Digit
a
l Rows
Dig
it
a
l Bloc
ks
Analog
In
put
s
An
a
log O
u
tput
s
Analog
Columns
Analo
g
Bloc
ks
Amo
unt of SRAM
Am
ount o
f
Flash
CY8C24423A
24
1
4
12
2
2
6
256 Bytes
4 KB
CY8C24533
26
1
4
12
2
2
4
a
a. 2 CT, 2 SC.
256 Bytes
8 KB
CY8C23533
26
1
4
12
2
2
4
a
256 Bytes
8 KB
CY8C23433
26
1
4
12
2
2
4
a
256 Bytes
8 KB
CY8C24633
25
1
4
12
2
2
4
a
256 Bytes
8 KB
Availability of System Resources for PSoC Devices
PSoC Part
Number
Digit
a
l
C
locks
I2
C
In
te
rn
al
V
o
lt
age Ref
PO
R
a
n
d
LV
D
Syst
em
Rese
ts
Dec
imator
M
u
lt
ipl
y
Accumul
a
te
S
A
R8
ADC
XRES
P
in
CY8C24423A
T1
1
CY8C24533
T1
1
CY8C23533
T1
1
CY8C23433
T1
1
CY8C24633
T1
1
PSoC Device Distinctions
Device Distinctions
Devices Affected
Described in Chapter
Low Power Oscillator Capability
The slow IMO (SLIMO) bit is available to
enable SYSCLK operation at 6 MHz and 12 MHz, instead of only 24 MHz.
The SLIMO bit is located in the
.
CY8C24x23A
CY8C24633CY8C24533,
CY8C23533, CY8C23433
Internal Main Oscillator (IMO) chapter
on page 15
.
POR and LVD Trip Levels
The lowest POR level is set for 2.4V operation;
the next lowest is set for 3.0V operation (instead of 3.0V or 4.5V operation).
CY8C24x23A
CY8C24533, CY8C23533,
CY8C23433CY8C24633
POR and LVD chapter on page 319
PSoC device data sheets.
Register Distinction
bit 4 (Slow
IMO mode) is reserved.
CY8C24533, CY8C23533,
CY8C23433CY8C24633
Internal Main Oscillator (IMO) chapter
on page 15
.
Register Distinction
bits 3 and
2 (ECO EXW and ECO EX, respectively) cannot be used.
CY8C24533, CY8C23533,
CY8C23433CY8C24633
External Crystal Oscillator
(ECO) chapter on page 21
Register Distinction
bit 7 (ECNT)
is only available in devices with a type 1 decimator.
CY8C24x23A
CY8C24533, CY8C23533,
CY8C23433CY8C24633
Analog Interface chapter on page 219
Register Distinction
OSC_GO_EN register on page 148
bit 7 is
reserved.
CY8C24533, CY8C23533,
CY8C23433CY8C24633
Digital Clocks chapter on page 275
.
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...