BAT32G1x9 user manual | Chapter 20 Serial interface IICA
767 / 1149
Rev.1.02
Figure 20-21 flow (including receiving the extension code) when the WUPn position "0" is
matched by address matching
INTIICAn=1
?
WUPn=0
wait
Read IICSn
Yes
No
deep sleep mode
state
wait for 5 fMCK clock.
after confirming serial interface IICA operation
status, process accordingly.
In addition to the interrupt request (INTIICAn) generated by the serial interface IICA, the deep sleep mode must
be removed through the following procedure.
•
The next IIC communication is the case of the operation of the master control device: Figure 20-22-22
•
The next IIC communication is the case for the slave to run:
The situation of returning via ANTIICAn interrupt: The same process as Figure 20-21.
Cases returned by interrupts other than THETIICAn interrupts: The STATE in which the WUPn bit is "1" must be
maintained to continue running before the INTIICAn interrupt is generated.
Note: n=0,1