Page 14
Rev. 2.0
CobraNet
TM
EV-2
controlling bit. Other data bits are ignored on these registers. Power on and reset default for all registers is
0 unless specified otherwise.
Memory
Location
R/W
Description
0x8000
W
Bit register for green LED, CR903. 0=LED on, 1=LED off. Refer
to Table 10 on page 17 for this and other LED registers.
0x8001
W
Bit register for red LED, CR904. 0=LED on, 1=LED off.
0x8002
W
Bit register for yellow LED, CR905. 0=LED on, 1=LED off.
0x8004
W
Bit register for green LED blink control. 0=blink off, 1=blink on.
0x8005
W
Bit register for green LED blink control. 0=blink off, 1=blink on.
0x8006
W
Bit register for green LED blink control. 0=blink off, 1=blink on.
0x8008
W
DAC audio routing address (see Table 7 on page 16).
0x8009
W
Bit register for DAC mute signal. 0=mute on, 1=mute off.
0x800A
W
Bit register for DAC sample rate mode. 0=48k, 1=96k.
0x800B
W
Bit register for DAC reset signal. 0=reset on, 1=reset off.
0x8010
R
ADC Calibration Status. 1=Calibrating, 0=Ready. See the
Cali-
brating the
ADC
section for details.
0x8010
W
Manual ADC Calibration. 0=Normal, 1=Calibrate. See the
Cali-
brating the
ADC
section for details.
0x8011
W
Bit register for ADC slave/master control. 0=Slave, 1=Master.
0x8018
W
AES/EBU audio routing address (see Table 7 on page 16).
0x8019
W
Bit register for AES/EBU mute signal. 0=AES output muted,
1=Unmuted.
0x8020
W
SSI 0 audio routing address (see Table 7 on page 16).
0x8021
W
Bit register for SSI 0 mute signal. 0=Muted, 1=Unmuted.
0x8028
W
SSI 1 audio routing address (see Table 7 on page 16).
0x8029
W
Bit register for SSI 1 mute signal. 0=Muted, 1=Unmuted.
0x8030
W
SSI 2 audio routing address (Table 7 on page 16).
0x8031
W
Bit register for SSI 2 mute signal. 0=Muted, 1=Unmuted.
0x8038
W
SSI 3 audio routing address (Table 7 on page 16).
0x8039
W
Bit register for SSI 3 mute signal. 0=Muted, 1=Unmuted.
0x8040
Note 1
CM-1 Host Port ICR register. CM-2 Message-A register.
Table 6: Microcontroller Memory Map of Upper 32k After FPGA Configuration