
236
AMD Geode™ SC2200 Processor Data Book
Core Logic Module - Bridge, GPIO, and LPC Registers - Function 0
32580B
8
IRQ8# Source.
Selects the interface source of the IRQ8# signal.
0: ISA - IRQ8# internal signal. (Connected to internal RTC.)
1: LPC - SERIRQ (ball J31).
7
IRQ7 Source.
Selects the interface source of the IRQ7 signal.
0: ISA - IRQ7 (unavailable externally).
1: LPC - SERIRQ (ball J31).
6
IRQ6 Source.
Selects the interface source of the IRQ6 signal.
0: ISA - IRQ6 (unavailable externally).
1: LPC - SERIRQ (ball J31).
5
IRQ5 Source.
Selects the interface source of the IRQ5 signal.
0: ISA - IRQ5 (unavailable externally).
1: LPC - SERIRQ (ball J31).
4
IRQ4 Source.
Selects the interface source of the IRQ4 signal.
0: ISA - IRQ4 (unavailable externally).
1: LPC - SERIRQ (ball J31).
3
IRQ3 Source.
Selects the interface source of the IRQ3 signal.
0: ISA - IRQ3 (unavailable externally).
1: LPC - SERIRQ (ball J31).
2
Reserved.
Must be set to 0.
1
IRQ1 Source.
Selects the interface source of the IRQ1 signal.
0: ISA - IRQ1 (unavailable externally).
1: LPC - SERIRQ (ball J31).
0
IRQ0 Source.
Selects the interface source of the IRQ0 signal.
0: ISA - IRQ0 Internal signal. (Connected to OUT0, System Timer, of the internal 8254 PIT.)
1: LPC - SERIRQ (ball J31).
Offset 04h-07h
SERIRQ_LVL — Serial IRQ Level Control Register (R/W)
Reset Value: 00000000h
31:21
Reserved.
20
INTD# Polarity.
If LPC is selected as the interface source for INTD# (I/O Offset 00h[20] = 1), this bit allows signal
polarity selection.
0: Active high.
1: Active low.
19
INTC# Polarity.
If LPC is selected as the interface source for INTC# (I/O Offset 00h[19] = 1), this bit allows signal
polarity selection.
0: Active high.
1: Active low.
18
INTB# Polarity.
If LPC is selected as the interface source for INTB# (I/O Offset 00h[18] = 1), this bit allows signal
polarity selection.
0:
Active high.
1:
Active low.
17
INTA# Polarity.
If LPC is selected as the interface source for INTA# (I/O Offset 00h[17] = 1), this bit allows signal
polarity selection.
0: Active high.
1: Active low.
16
Reserved.
Must be set to 0.
15
IRQ15 Polarity.
If LPC is selected as the interface source for IRQ15 (I/O Offset 00h[15] = 1), this bit allows signal
polarity selection.
0: Active high.
1: Active low.
Table 6-31. I/O Offset: LPC Interface Configuration Registers (Continued)
Bit
Description
Summary of Contents for Geode SC2200
Page 8: ...8 AMD Geode SC2200 Processor Data Book List of Figures 32580B...
Page 16: ...16 AMD Geode SC2200 Processor Data Book Overview 32580B...
Page 70: ...74 AMD Geode SC2200 Processor Data Book Signal Definitions 32580B...
Page 350: ...366 AMD Geode SC2200 Processor Data Book Debugging and Monitoring 32580B...
Page 422: ...440 AMD Geode SC2200 Processor Data Book Electrical Specifications 32580B...