
ZYNQ Ultr FPGA Board AXU7EV User Manual
46 / 68
Amazon Store: https://www.amazon.com/alinx
Part 3.6: HDMI Output Interface
There is one HDMI Output Interface on the carrier board. The HMDI chip
uses TI's SN75DP159 chip to realize the TMDS level conversion redriver and
receiver equalization function, and increase the signal driving capability. The
HDMI interface supports up to 4K@60Hz output.
The HDMI video output data is connected to the BANK226 GTH
transceiver, the clock is connected to BANK64, and the remaining auxiliary
channels are connected to BANK88. The hardware connection between
SN75DP159RSBR chip and FPGA is shown in Figure 3-6-1:
Figure 3-6-1: HDMI Output Interface Schematic
HDMI Output pin assignment:
Signal Name
FPGA Pin Name
FPGA
Pin
Number
Description
HDMI_TX0_D0N
226_TX0_N
U5
HDMI Video Output Signal Data 0
Negative
HDMI_TX0_D0P
226_TX0_P
U6
HDMI Video Output Signal Data 0
Positive