![AKM AsahiKASEI AK4675 Manual Download Page 35](http://html1.mh-extra.com/html/akm/asahikasei-ak4675/asahikasei-ak4675_manual_2886255035.webp)
[AK4675]
MS0963-E-00
2008/05
- 35 -
ミ
Timing Diagram (CODEC, SRC)
LRCK
1/fCLK
MCKI
tCLKH
tCLKL
VIH1
VIL1
1/fMCK
MCKO
tMCKL
50%DVDD
1/fs
tLRCKH
tLRCKL
50%DVDD
Duty = tLRCKH x fs x 100
tLRCKL x fs x 100
dMCK = tMCKL x fMCK x 100
BICK
tBCK
tBCKH
tBCKL
50%DVDD
dBCK = tBCKH / tBCK x 100
tBCKL / tBCK x 100
Figure 4. Clock Timing (PLL/EXT Master mode)
Note 77. MCKO is not available at EXT Master mode.
LRCK
BICK
50%DVDD
SDTO
50%DVDD
tBSD
dBCK
tDBF
50%DVDD
tLRCKH
tBCK
MSB
BICK
50%DVDD
(BCKP = "0")
(BCKP = "1")
tSDS
SDTI
VIL1
tSDH
VIH1
Figure 5. Audio Interface Timing (PLL/EXT Master mode, DSP mode, MSBS = “0”)