Register Format
55
TTL IO Setup, Status, DO and DI Register
The PCI-7443 provides an extra 32-CH TTL I/O function for
optional applications. These TTL I/O channels are divided into two
16-bits banks. These channels are divided between two connec-
tors: JP3 and JP4. You can choose the direction of each TTL
channel any time by setting up the two-bank TTL IO setup register.
When you set up the direction of TTL I/O channels, the status of
the setting can be read through TTL IO Status Read Back Regis-
ters. You can read back the I/O direction statuses to check if the
settings are correct.
When the I/O direction setting is output, you can send out data
through the TTL I/O output channel.
Address
R/W
Value Mapping (MSB----LSB)
BASE+0x0Ch
W
TTL_IO_SETUP[15...0]
BASE+0x4Ch
W
TTL_IO_SETUP[31...16]
Bit value:
0: I/O direction is input. (Default)
1: I/O direction is output.
Address
R/W
Value Mapping (MSB----LSB)
BASE+0x0Ch
R
TTL_IO_STATUS[15...0]
BASE+0x4Ch
R
TTL_IO_STATUS[31...16]
Bit value:
0: I/O direction is input. (Initial value)
1: I/O direction is output.
Address
R/W
Value Mapping (MSB----LSB)
BASE+0x0Eh
W
TTL_IO_DO[15...0]
BASE+0x4Eh
W
TTL_IO_DO[31...16]
Bit value:
0: Output in low logic. (Default)
1: Output in high logic.
Summary of Contents for NuDAQ
Page 10: ...iv List of Tables ...
Page 12: ...v List of Figures ...
Page 20: ...8 Introduction ...
Page 44: ...32 Operation theory ...
Page 80: ...68 Register Format ...