36
Operation
Theory
4.3
Digital I/O Data Flow
When applying digital input functions, the data will be sampled into
the input FIFO periodically as we configured and then transfer to
the system memory by the bus mastering DMA of the PCI Bridge.
Figure 4-2 show the data flow of the 16-bit digital input operation.
Figure 4-2: Data flow of digital input
On the other hand, Figure 4-3 shows the data flow of 16-bit digital
output operation. After the bus mastering DMA of the PCI Bridge
transfers the output data to the output FIFO, the cPCI/PCI/PCIe-
7300A will output the data to the external devices in a pre-
assigned period.
Figure 4-3: Data flow of digital output
The width of local data bus on the cPCI/PCI/PCIe-7300A can be
programmable to be 8-bit, 16-bit or 32-bit. The default data width
is 16-bit. Port A is default to be input port, and Port B is default to
be output one. When 8-bit data width is applied, only the lower
byte of the bus will be used. While we program the data width to
be 32-bit, the two ports will operate in the same manner.
Summary of Contents for cPCI-7300A
Page 4: ......
Page 10: ...vi List of Figures...
Page 18: ...8 Introduction...
Page 21: ...Installation 11 2 4 cPCI PCI PCIe 7300A Layout Figure 2 1 PCI 7300A Layout Diagram...
Page 26: ...16 Installation Figure 2 4 CN1 Pin Assignment...
Page 100: ...90 C C Libraries BufNotDWordAlign DMADscrBadAlign...
Page 108: ...98 C C Libraries...
Page 114: ...104 Appendix...