background image

SERIES IP320 INDUSTRIAL I/O PACK                                     12-BIT HIGH DENSITY ANALOG INPUT BOARD
___________________________________________________________________________________________

- 5 -

In Table 2.5, channel designations are abbreviated to save

space.  For example, single-ended channel 0 is abbreviated as
"SCH00"; the +input for differential channel 0 is abbreviated as
"+DCH00".  Both of these labels are attached to pin 1, but only one
applies according to whether the input is single-ended or differential
(i.e. if your inputs are applied differentially, follow the differential
channel labeling for each channel's + and - input leads).

Table 2.5:  IP320 Field I/O Pin Connections (P2)

Pin Description

Number

Pin Description

Number

SCH00/+DCH00

1

SCH32/-DCH12

26

SCH20/-DCH00

2

SCH13/+DCH13

27

SCH01/+DCH01

3

SCH33/-DCH13

28

SCH21/-DCH01

4

SCH14/+DCH14

29

SCH02/+DCH02

5

SCH34/-DCH14

30

SCH22/-DCH02

6

SCH15/+DCH15

31

SCH03/+DCH03

7

SCH35/-DCH15

32

SCH23/-DCH03

8

SCH16/+DCH16

33

SCH04/+DCH04

9

SCH36/-DCH16

34

SCH24/-DCH04

10

SCH17/+DCH17

35

SCH05/+DCH05

11

SCH37/-DCH17

36

SCH25/-DCH05

12

SCH18/+DCH18

37

SCH06/+DCH06

13

SCH38/-DCH18

38

SCH26/-DCH06

14

SCH19/+DCH19

39

SCH07/+DCH07

15

SCH39/-DCH19

40

SCH27/-DCH07

16

SENSE

41

SCH08/+DCH08

17

SENSE

42

SCH28/-DCH08

18

COMMON

43

SCH09/+DCH09

19

COMMON

44

SCH29/-DCH09

20

RESERVED

45

SCH10/+DCH10

21

RESERVED

46

SCH30/-DCH10

22

-15V DC

47

SCH11/+DCH11

23

*Ext Trigger

48

SCH31/-DCH11

24

+15V DC

49

SCH12/+DCH12

25

SHIELD

50

*  Indicates an Active-Low Signal.

Analog Input Noise and Grounding Considerations

Differential inputs require two leads (+ and -) per channel, and

provide rejection of common mode voltages.  This allows the desired
signal to be accurately measured.  However, the signal being
measured cannot be floating--it must be referenced to analog
common on the IP module and be within the normal input voltage
range.

Differential inputs are the best choice when the input channels

are sourced from different locations having slightly different ground
references.  See Drawing 4501-435 for analog input connections for
differential and single-ended inputs.

Single-ended inputs only require a single lead (+) per channel,

with a shared "sense" (reference) lead for all channels, and can be
used when a large number of input channels come from the same
location (e.g. printed circuit board).  The channel density doubles
when using single-ended inputs, and this a powerful incentive for
their use. However, caution must be exercised since the single
"sense" lead references all channels to the same common which will
induce noise and offset if they are different.

The IP320 is non-isolated, since there is electrical continuity

between the logic and field I/O grounds.  As such, the field I/O
connections are not isolated from the carrier board and backplane.
Care should be taken in designing installations without isolation to
avoid noise pickup and ground loops caused by multiple ground
connections.  This is particularly important for analog inputs when a
high level of accuracy/resolution is needed (12-bits or more).
Contact your Acromag representative for information on our many
isolated signal conditioning products that could be used to interface
to the IP320 input module.

External Trigger Input

The external trigger signal on P2 is an active-low input which

may be used for synchronizing the ADC conversion of analog inputs
from several IP modules to external events.  The external trigger
must be a 5 Volt logic, TTL-compatible, debounced signal
referenced to analog common.  The conversion is triggered on the
falling edge of a normally high signal.

The trigger pulse must be low for a minimum of 250nS to

guarantee acquisition.  It must not stay low for more than 5uS, or
additional, unwanted acquisitions may be triggered.  See Section 3
for programming information.

IP Logic Interface Connector (P1)

The pin assignments of P1 are standard for all IP modules

according to the Industrial I/O Pack Specification (see Table 2.6).
Note that the IP320 does not utilize all of the logic signals defined for
the P1 connector.  Logic lines NOT USED used by this model are
indicated in BOLD ITALICS.

Table 2.6:  Standard Logic Interface Connections (P1)

Pin Description

Number

Pin Description

Number

GND

1

GND

26

CLK

2

+5V

27

Reset*

3

R/W*

28

D00

4

IDSEL*

29

D01

5

DMAReq0*

30

D02

6

MEMSEL*

31

D03

7

DMAReq1*

32

D04

8

IntSel*

33

D05

9

DMAck0*

34

D06

10

IOSEL*

35

D07

11

RESERVED

36

D08

12

A1

37

D09

13

DMAEnd*

38

D10

14

A2

39

D11

15

ERROR*

40

D12

16

A3

41

D13

17

INTReq0*

42

D14

18

A4

43

D15

19

INTReq1*

44

BS0*

20

A5

45

BS1*

21

STROBE*

46

-12V

22

A6

47

+12V

23

ACK*

48

+5V

24

RESERVED

49

GND

25

GND

50

 Asterisk (*) is used to indicate an active-low signal.
 BOLD ITALIC Logic Lines are NOT USED by this IP Model.

Summary of Contents for IP320 Series

Page 1: ...Board USER S MANUAL ACROMAG INCORPORATED 30765 South Wixom Road P O BOX 437 Wixom MI 48393 7037 U S A Tel 248 624 1541 Fax 248 624 9234 Copyright 1994 Acromag Inc Printed in the USA Data and specifications are subject to change without notice 8500 484 F00J005 retired ...

Page 2: ... MECHANICAL ASSEMBLY 15 4501 435 ANALOG INPUT CONNECTION DIAGRAM 16 4501 436 BLOCK DIAGRAM 16 4501 462 CABLE 5025 550 NON SHIELDED 17 4501 463 CABLE 5025 551 SHIELDED 17 4501 464 TERMINATION PANEL 5025 552 18 4501 465 TRANSITION MODULE TRANS GP 18 IMPORTANT SAFETY CONSIDERATIONS It is very important for the user to consider the possible adverse effects of power wiring component sensor or software ...

Page 3: ...able Model 5025 550 X or 5025 551 X INDUSTRIAL I O PACK SOFTWARE LIBRARY Acromag provides an Industrial I O Pack Software Library diskette Model IPSW LIB M03 MSDOS format to simplify communication with the board All functions are written in the C programming language and can be linked to your application Refer to the README TXT file in the root directory and the INFO320 TXT file in the IP320 subdi...

Page 4: ...ol register is software configurable There are no hardware jumpers associated with it Control register bits are undefined at reset and must be programmed to the desired gain acquisition mode and channel configuration before starting ADC analog input acquisition refer to Section 3 for details Analog Input Data Format The analog input data will appear as Unipolar Straight Binary USB for unipolar inp...

Page 5: ...ame location e g printed circuit board The channel density doubles when using single ended inputs and this a powerful incentive for their use However caution must be exercised since the single sense lead references all channels to the same common which will induce noise and offset if they are different The IP320 is non isolated since there is electrical continuity between the logic and field I O g...

Page 6: ... not respond to addresses that are Not Used The function of each register noted in Table 3 1 will be discussed in the following sections IP Identification PROM Read Only 32 odd byte addresses Each IP module contains an identification ID PROM that resides in the ID space per the IP module specification This area of memory contains 32 bytes of information at most Both fixed and variable information ...

Page 7: ... per the following table Note that the SEL HIGH bit and MODE bits are also shown to completely define the channel selection When MODE 1 MODE 0 are both 0 differential channels 0 19 and calibration voltages 0 3 may be selected when MODE 1 is 0 and MODE 0 is 1 single ended channels 0 19 may be selected when MODE 1 is 1 and MODE 0 is 0 single ended channels 20 39 may be selected when both MODE 1 MODE...

Page 8: ...ates until it can deliver the data 7 Repeat steps 3 6 as required to acquire additional analog input samples Note that the input settling delay does not have to be inserted since writing to the control register to configure for the next acquisition immediately after initiating the previous conversion will allow the input to adequately settle before the next conversion is started The overlapping of...

Page 9: ...ur voltages and the analog ground reference are used to determine the endpoints of a straight line which defines the analog input characteristic The calibration voltages are precisely adjusted at the factory to provide optimum performance as detailed in the following table Calibration Signal Ideal Value Volts Maximum Tolerance 25oC Volts Maximum Temperature Drift ppm oC Auto Zero 0 0000 0 0002 0 C...

Page 10: ...ts are set to zero 2 Delay to allow for input settling 3 Execute ADC Convert Command Base 10H 4 Execute Read ADC Data Command Base 20H Note that the 12 bit data is left justified within the 16 bit word 5 Repeat steps 3 and 4 several times e g 16 and take the average of the ADC results Save this number as CountCALLO 6 To prepare to measure CountCALHI write to the Control Register Base 00H to setup ...

Page 11: ...y possible for each range It is the sum of error components due to ADC quantization of the low and high calibration signals PGA and ADC linearity error and the absolute errors of the recommended calibration voltages at 25oC Typical accuracies are significantly better Table 3 6 Maximum Overall Calibrated Error 25 C Input Range Volts PGA Gain ADC Range Volts Max Error LSB Span 5 to 5 1 5 to 5 1 8 0 ...

Page 12: ...nput circuitry The ID PROM control register and ADC data are all accessed through the 16 bit data bus interface to the carrier board 5 0 SERVICE AND REPAIR SERVICE AND REPAIR ASSISTANCE Surface Mounted Technology SMT boards are generally difficult to repair It is highly recommended that a non functioning board be returned to Acromag for repair The board can be damaged unless special SMT repair and...

Page 13: ...e programmable gain to determine the actual input range Input signal ranges may actually fall short of reaching the specified endpoints due to hardware limitations For example if an input may reach zero volts or less a bipolar input range should be selected 3 These ranges can only be achieved with 15 Volt external power supplies The input ranges will be clipped if 12 Volt supplies are used typical...

Page 14: ...n assignments Refer to the IP module manual for correct wiring connections to the termination panel Schematic and Physical Attributes See Drawing 4501 464 Field Wiring 50 position terminal blocks with screw clamps Wire range 12 to 26 AWG Connections to AVME9630 9660 P1 50 pin male header with strain relief ejectors Use Acromag 5025 550 x or 5025 551 x cable to connect panel to VME board Keep cable...

Page 15: ...SERIES IP320 INDUSTRIAL I O PACK 12 BIT HIGH DENSITY ANALOG INPUT BOARD ___________________________________________________________________________________________ 15 ...

Page 16: ...SERIES IP320 INDUSTRIAL I O PACK 12 BIT HIGH DENSITY ANALOG INPUT BOARD ___________________________________________________________________________________________ 16 ...

Page 17: ...SERIES IP320 INDUSTRIAL I O PACK 12 BIT HIGH DENSITY ANALOG INPUT BOARD ___________________________________________________________________________________________ 17 ...

Page 18: ...SERIES IP320 INDUSTRIAL I O PACK 12 BIT HIGH DENSITY ANALOG INPUT BOARD ___________________________________________________________________________________________ 18 ...

Reviews: