INDUSTRIAL I/O PACK SERIES
AVME9675A
VME64x bus 6U CARRIER BOARD
Acromag, Inc. Tel: 248-295-0310
- 18 -
http://www.acromag.com
- 18 -
https://www.acromag.com
Table 2.5 VME64x bus P0
CONNECTIONS
Example: C46
C
= IP Module in Slot “
C
”
46 = I/O Pin number “46”
(This pin on the IP Module connects to P2, Pin 1, Row Z.)
Shaded area are pins defined under the VME64x bus specification.
BOLD ITALIC
Logic Lines are NOT USED by the carrier board.
(
) = Elongated (mate first, break last) connector contact.
The I/O signals for the P2 connector are mapped per the IP Module I/O to
VME64x bus Standard (ANSI/VITA 4.1-1996). Refer to this standard for
additional information on the VME64x bus signals.
Table 2.5 lists the pin assignments for the VME64x bus signals at the P0
connector. The P0 connector is the center connector on the AVME9670A
board, as viewed from the front. The connector consists of 6 rows of 19
pins labeled A, B, C, D, E, and F. Pin A1 is located at the upper right hand
corner of the connector near the center of the board, viewed from the front
component side.
The I/O signals for the P0 connector are mapped per the IP Module I/O to
VME64Xbus Standard (ANSI/VITA 4.1-1996). Refer to this standard for
additional information on the VME64x bus signals.
Pin Row A
Row B
Row C
Row D
Row E
Row F
1
D1
D2
D3
D4
D5
GND
2
D6
D7
D8
D9
D10
NP
3
D11
D12
D13
D14
D15
GND
4
D16
D17
D18
D19
D20
NP
5
D21
D22
D23
D24
D25
GND
6
D26
D27
D28
D29
D30
NP
7
D31
D32
D33
D34
D35
GND
8
D36
D37
D38
D39
D40
NP
9
D41
D42
D43
D44
D45
GND
10
D46
D47
D48
D49
D50
NP
11
C1
C2
C3
C4
C5
GND
12
C6
C7
C8
C9
C10
NP