The Zeroplus Logic Analyzer
Installation Guide
The Zeroplus Logic Analyzer Installation Guide
Page 8
Table 1-4: Definitions and Functions of pins for advance models (2).
VDD
Voltage Drain
(Semiconductor)
Pr3.3 V for external modules by draining
voltage from the Logic Analyzer.
IOA
Ext. I/O Module A
Transmits signals from an external model or device
not being tested.
IOB
Ext. I/O Module B
Same as
IOA
.
IOC
Ext. I/O Module C
Same as
IOA
.
GND
Ground
Grounds external devices, in sequence
1.3 Hardware
Specifications
Table 1-5: Hardware specifications of LAP-A Model.
Items\Type
LAP-16128 LAP-32128U-A LAP-321000U-A LAP-322000U
Interface
USB 2.0 (1.1)
Operating System
98SE/ME/2000/XP
Power Supply
USB 1.1 (USB 2.0 Recommended)
Channels
16
32
Bandwidth
75MHz
Memory
4M
Bits
Memory Depth
(Per Channel)
128 Kbits
128 KBits
1 MBits
2 MBits
Internal Clock Rate
(asynchronous)
100 ~ 200 MHz
Max External Clock
(synchronous)
Max 100MHz
Trigger Channels
16 Channels
32 Channels
Trigger Condition
Edge/Pattern
Pre-Trigger/
Post-Trigger
Yes
Trigger Level
1
Level
Trigger Count
1-65535
Max Trigger Page
Max
8191
Enable Channel
16
32
Buses Data
Yes
Enable Delay
Start: Edge and Pattern
End: 1-65535
Compression
16 Channel
Compression 1-255
24 Channel Compression 1-255