
MCX-1000
52
MCX-1000
IC501 : LAN91C111 (MAIN P.C.B.)
Ethernet
Pin No.
Name
Symbol
Buffer
Function
TQFP
Type
104-107, Data Bus
D0-D31
I/O24**
99-102,
73-76,
68-71,
63-66,
58-61,
53-56,
48-51
30
Reset
RESET
IS**
37
nAddress Strobe
nADS
IS**
35
nCycle
nCYCLE
I**
36
Write/nREAD
W/nR
IS**
40
NVLBus Access
nVLBUS
I with
pullup**
42
Local Bus Clock
LCLK
I**
38
Asynchronous
ARDY
OD16
Ready
43
nSynchronous
nSRDY
O16
Ready
46
nReady Return
nRDYRTN
I**
Bidirectional signal. 32-bit data bus that is used to access the
internal register of LAN91C111. The data bus has a weak internal
pullup register. It is usable for direct connection with the system bus
without external buffering. For the 16-bit system, only D0 to D15 are
used.
Input signal. When this pin is in the high state, the controller
executes resetting of the internal system (MAC and PHY). When this
pin is in the high state, all registers are set to the default value and
the controller reads the contents of the EEPROM device through the
EEPROM interface (1). This input is not considered effective unless
it is active for at least 100ns for filtering of glitches.
Input signal. With the system that requires address latching, the
rising edge of nADS indicates the time of A1, A15 and AEN latching.
The internal functions of all LAN91C111 of A1, A15 and AEN are
latched if there is no n LDEV decoding.
Input signal. This active low signal is used to control the LAN91C111
EISA burst mode synchronous bus cycle.
Input signal. Used to determine the direction of the synchronous
cycle. When it is in the high state, the writing cycle is selected and
when it is low, the reading cycle is selected.
Input signal. When it is in the low state, LAN91C111 synchronous
bus interface is set for VL bus accessing. If not, LAN91C111is set for
EISA DMA burst accessing. It does not affect the asynchronous bus
interface.
Input signal. Used to interface the synchronous bus. The maximum
frequency is 50MHz. For the EISA DMA burst mode, the maximum
value is 8.33MHz.
Open drain output signal. ARDY is usable for interfacing the
asynchronous bus to expand accessing. Its rising (completion of
accessing) edge is controlled by XTA 1 clock and so asynchronous
with the host CPU, that is, bus clock.
Output signal. This output is used for interfacing the synchronous
bus at n VLBUS=0 to expand accessing. This signal is usually
inactive and its falling edge indicates completion. This signal is
synchronous with the bus clock LCLK.
Input signal. This input is used to complete the synchronous reading
cycle. In the EISA burst mode, it is picked up at the falling edge and
the synchronous cycle continues until the EISA burst mode is
adopted in the high state.