75
Bit 5: Stick Parity
Bit 6: Set Break
Bit 7: Divisor Latch Access Bit (DLAB)
MODEM Control Register (MCR)
Bit 0: Data Terminal Ready (DTR)
Bit 1: Request to Send (RTS)
Bit 2: Out 1 (OUT 1)
Bit 3: Out 2 (OUT 2)
Bit 4: Loop
Bit 5: Must be 0
Bit 6: Must be 0
Bit 7: Must be 0
Line Status Register (LSR)
Bit 0: Data Ready (DR)
Bit 1: Overrun Error (OR)
Bit 2: Parity Error (PE)
Bit 3: Framing Error (FE)
Bit 4: Break Interrupt (BI)
Bit 5: Transmitter Holding Register Empty (THRE)
Bit 6: Transmitter Shift Register Empty (TSRE)
Bit 7: Must be 0
MODEM Status Register (MSR)
Bit 0: Delta Clear to Send (DCTS)
Bit 1: Delta Data Set Ready (DDSR)
Bit 2: Training Edge Ring Indicator (TERI)
Bit 3: Delta Receive Line Signal Detect (DSLSD)
Содержание TCD-N2600-C2G2-2
Страница 1: ...ii TCD N2600 C2G2 2 DIN miniPC User s Guide...
Страница 9: ...6...
Страница 15: ...12 2U Rack Mount Kit...
Страница 19: ...16 7 Connecting the Audio EAR Phone EAR Phone...
Страница 37: ...34 Super IO Configuration This section describes the function of Super I O settings...
Страница 41: ...38 Chipset This section describes the configuration of the board s chipsetfeatures Host Bridge South Bridge...
Страница 71: ...68...
Страница 80: ...77 145 Appendix Dimension a TCD N2600 C2G2 2 50 4 102...
Страница 81: ...18 2 10 5 REF 18 REF On 35mm Din Rails EN 50022 1977 78 72 REF...
Страница 82: ...37 5 REF 8 c TCD N2600 C2G2 2 5311K1 100 57 4 79 8 16 REF 75 100...