![Xilinx ZCU102 Скачать руководство пользователя страница 9](http://html2.mh-extra.com/html/xilinx/zcu102/zcu102_user-manual_3393320009.webp)
ZCU102 Evaluation Board User Guide
9
UG1182 (v1.2) March 20, 2017
Chapter 1:
Introduction
• PS MIO: CAN
• PS MIO: UART (using USB-to-UART bridge)
• PS MIO: Second UART
• PS MIO: I2C shared across PS and PL
• PS/PL EMIO: Trace
• PL-side UART
• PL-side LEDs (8)
• PL-side DIP switch (8-position)
• PL-side Pushbuttons (5)
• PS-side Pushbutton (1)
• PS-side LED (1)
• System User Switches (PROG, CPU Reset)
• PJTAG
• Security - PSBATT button battery backup
• SYSMON
• Operational Switches (Power on/off, PROG, Boot mode)
• Operational Status LEDs (power supply status, INIT, DONE, PG, JTAG status, DDR power
good)
• Power Management
The ZCU102 evaluation board provides designers a rapid prototyping platform utilizing the
XCZU9EG-2FFVB1156I device. The ZU9EG contains many useful processor system (PS) hard
block peripherals exposed through the Multi-use I/O (MIO) interface and a variety of FPGA
programmable logic (PL), high-density (HD) and high-performance (HP) banks.
lists a brief summary of the resources available within the ZU9EG. A feature set overview,
description, and ordering information is provided in the
UltraScale Architecture and Product
Overview
(DS890)
Table 1-1:
Zynq Ult MPSoC ZCU9EG Features and Resources
Feature
Resource Count
HD banks
5 banks, total of 120 pins
HP banks
4 banks, total of 208 pins
MIO banks
3 banks, total of 78 pins
PS-side GTR 6 Gb/s transceivers
4 PS-GTRs
PL-side GTH 16.3 Gb/s transceivers
24 GTHs
Effective LEs
575K