
Ethernet 1000BASE-X PCS/PMA or SGMII v9.1
www.xilinx.com
37
UG155 March 24, 2008
Core Interfaces
R
Table 2-7:
Optional RocketIO Transceiver Interface Pinout
Signal
Direction
Description
mgt_rx_reset
1
1. When the core is used with a RocketIO transceiver,
userclk2
is used as the 125 MHz reference clock
for the entire core.
Output
Reset signal issued by the core to the RocketIO
transceiver receiver path. Connect to RXRESET signal
of RocketIO transceiver.
mgt_tx_reset
1
Output
Reset signal issued by the core to the RocketIO
transceiver transmitter path. Connect to TXRESET
signal of RocketIO transceiver.
userclk
Input
Also connected to TXUSRCLK and RXUSRCLK of the
RocketIO transceiver. Clock domain is not applicable.
userclk2
Input
Also connected to TXUSRCLK2 and RXUSRCLK2 of
the RocketIO transceiver. Clock domain is not
applicable.
dcm_locked
Input
A DCM may be used to derive userclk and userclk2.
This is implemented in the HDL design example
delivered with the core. The core will use this input to
hold the RocketIO transceiver in reset until the DCM
obtains lock. Clock domain is not applicable.
rxbufstatus[1:0]
1
Input
Connect to RocketIO signal of the same name.
rxchariscomma
1
Input
Connects to RocketIO signal of the same name.
rxcharisk
1
Input
Connects to RocketIO signal of the same name.
rxclkcorcnt[2:0]
1
Input
Connect to RocketIO signal of the same name.
rxdata[7:0]
1
Input
Connect to RocketIO signal of the same name.
rxdisperr
1
Input
Connects to RocketIO signal of the same name.
rxnotintable
1
Input
Connects to RocketIO signal of the same name.
rxrundisp
1
Input
Connects to RocketIO signal of the same name.
txbuferr
1
Input
Connects to RocketIO signal of the same name.
powerdown
1
Output
Connects to RocketIO signal of the same name.
txchardispmode
1
Output
Connects to RocketIO signal of the same name.
txchardispval
1
Output
Connects to RocketIO signal of the same name.
txcharisk
1
Output
Connects to RocketIO signal of the same name.
txdata[7:0]
1
Output
Connect to RocketIO signal of the same name.
enablealign
1
Output
Allows the transceivers to serially realign to a comma
character. Connects to ENMCOMMAALIGN and
ENPCOMMAALIGN of the RocketIO.
Содержание LogiCORE IP Ethernet 1000BASE-X PCS/PMA or SGMII v9.1
Страница 1: ...R LogiCORE IP Ethernet 1000BASE X PCS PMA or SGMII v9 1 User Guide UG155 March 24 2008...
Страница 8: ...www xilinx com Ethernet 1000BASE X PCS PMA or SGMII v9 1 UG155 March 24 2008 R...
Страница 12: ...www xilinx com Ethernet 1000BASE X PCS PMA or SGMII v9 1 UG155 March 24 2008 R...
Страница 18: ...20 www xilinx com Ethernet 1000BASE X PCS PMA or SGMII v9 1 UG155 March 24 2008 Preface About This Guide R...
Страница 22: ...24 www xilinx com Ethernet 1000BASE X PCS PMA or SGMII v9 1 UG155 March 24 2008 Chapter 1 Introduction R...
Страница 178: ...178 www xilinx com Ethernet 1000BASE X PCS PMA or SGMII v9 1 UG155 March 24 2008 Chapter 12 Constraining the Core R...
Страница 196: ...196 www xilinx com Ethernet 1000BASE X PCS PMA or SGMII v9 1 UG155 March 24 2008 Chapter 13 Interfacing to Other Cores R...
Страница 218: ...218 www xilinx com Ethernet 1000BASE X PCS PMA or SGMII v9 1 UG155 March 24 2008 Appendix D 1000BASE X State Machines R...