![Xilinx KC705 Скачать руководство пользователя страница 81](http://html1.mh-extra.com/html/xilinx/kc705/kc705_user-manual_3483163081.webp)
KC705 Board UCF Listing
KC705 Evaluation Board
81
UG810 (v1.3) May 10, 2013
NET DDR3_A5 LOC = AJ13 | IOSTANDARD=SSTL15; # Bank 33 VCCO - VCC1V5_FPGA - IO_L22P_T3_33
NET DDR3_A4 LOC = AJ12 | IOSTANDARD=SSTL15; # Bank 33 VCCO - VCC1V5_FPGA - IO_L22N_T3_33
NET DDR3_A3 LOC = AF12 | IOSTANDARD=SSTL15; # Bank 33 VCCO - VCC1V5_FPGA - IO_L23P_T3_33
NET DDR3_A2 LOC = AG12 | IOSTANDARD=SSTL15; # Bank 33 VCCO - VCC1V5_FPGA - IO_L23N_T3_33
NET DDR3_A1 LOC = AG13 | IOSTANDARD=SSTL15; # Bank 33 VCCO - VCC1V5_FPGA - IO_L24P_T3_33
NET DDR3_A0 LOC = AH12 | IOSTANDARD=SSTL15; # Bank 33 VCCO - VCC1V5_FPGA - IO_L24N_T3_33
NET VRP_33 LOC = AD13 | ; # Bank 33 VCCO - VCC1V5_FPGA - IO_25_VRP_33
NET GPIO_SW_W LOC = AC6 | IOSTANDARD=LVCMOS15; # Bank 34 VCCO - VCC1V5_FPGA - IO_0_VRN_34
NET DDR3_D63 LOC = AD4 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L1P_T0_34
NET DDR3_D57 LOC = AD3 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L1N_T0_34
NET DDR3_D62 LOC = AC2 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L2P_T0_34
NET DDR3_D56 LOC = AC1 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L2N_T0_34
NET DDR3_DQS7_P LOC = AD2 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L3P_T0_DQS_34
NET DDR3_DQS7_N LOC = AD1 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L3N_T0_DQS_34
NET DDR3_D59 LOC = AC5 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L4P_T0_34
NET DDR3_D58 LOC = AC4 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L4N_T0_34
NET DDR3_D61 LOC = AD6 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L5P_T0_34
NET DDR3_D60 LOC = AE6 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L5N_T0_34
NET DDR3_DM7 LOC = AC7 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L6P_T0_34
NET VTTVREF LOC = AD7 | ; # Bank 34 VCCO - VCC1V5_FPGA - IO_L6N_T0_VREF_34
NET DDR3_D52 LOC = AF3 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L7P_T1_34
NET DDR3_D49 LOC = AF2 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L7N_T1_34
NET DDR3_D54 LOC = AE1 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L8P_T1_34
NET DDR3_D48 LOC = AF1 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L8N_T1_34
NET DDR3_DQS6_P LOC = AG4 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L9P_T1_DQS_34
NET DDR3_DQS6_N LOC = AG3 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L9N_T1_DQS_34
NET DDR3_D50 LOC = AE4 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L10P_T1_34
NET DDR3_D51 LOC = AE3 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L10N_T1_34
NET DDR3_D55 LOC = AE5 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L11P_T1_SRCC_34
NET DDR3_D53 LOC = AF5 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L11N_T1_SRCC_34
NET DDR3_DM6 LOC = AF6 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L12P_T1_MRCC_34
NET GPIO_SW_E LOC = AG5 | IOSTANDARD=LVCMOS15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L12N_T1_MRCC_34
NET DDR3_D44 LOC = AH4 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L13P_T2_MRCC_34
NET DDR3_D45 LOC = AJ4 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L13N_T2_MRCC_34
NET DDR3_D41 LOC = AH6 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L14P_T2_SRCC_34
NET DDR3_D40 LOC = AH5 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L14N_T2_SRCC_34
NET DDR3_DQS5_P LOC = AG2 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L15P_T2_DQS_34
NET DDR3_DQS5_N LOC = AH1 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L15N_T2_DQS_34
NET DDR3_D43 LOC = AH2 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L16P_T2_34
NET DDR3_D42 LOC = AJ2 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L16N_T2_34
NET DDR3_D47 LOC = AJ1 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L17P_T2_34
NET DDR3_D46 LOC = AK1 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L17N_T2_34
NET DDR3_DM5 LOC = AJ3 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L18P_T2_34
NET DDR3_RESET_B LOC = AK3 | IOSTANDARD=LVCMOS15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L18N_T2_34
NET DDR3_D36 LOC = AF8 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L19P_T3_34
NET VTTVREF LOC = AG8 | ; # Bank 34 VCCO - VCC1V5_FPGA - IO_L19N_T3_VREF_34
NET DDR3_D35 LOC = AF7 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L20P_T3_34
NET DDR3_D34 LOC = AG7 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L20N_T3_34
NET DDR3_DQS4_P LOC = AH7 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L21P_T3_DQS_34
NET DDR3_DQS4_N LOC = AJ7 | IOSTANDARD=DIFF_SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L21N_T3_DQS_34
NET DDR3_D39 LOC = AJ6 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L22P_T3_34
NET DDR3_D33 LOC = AK6 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L22N_T3_34
NET DDR3_D38 LOC = AJ8 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L23P_T3_34
NET DDR3_D32 LOC = AK8 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L23N_T3_34
NET DDR3_DM4 LOC = AK5 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L24P_T3_34
NET DDR3_D37 LOC = AK4 | IOSTANDARD=SSTL15; # Bank 34 VCCO - VCC1V5_FPGA - IO_L24N_T3_34
NET CPU_RESET LOC = AB7 | IOSTANDARD=LVCMOS15; # Bank 34 VCCO - VCC1V5_FPGA - IO_25_VRP_34
NET PCIE_TX4_P LOC = T2 ; # Bank 115 - MGTXTXP3_115
NET PCIE_RX4_P LOC = V6 ; # Bank 115 - MGTXRXP3_115
NET PCIE_TX4_N LOC = T1 ; # Bank 115 - MGTXTXN3_115
NET PCIE_RX4_N LOC = V5 ; # Bank 115 - MGTXRXN3_115
NET PCIE_TX5_P LOC = U4 ; # Bank 115 - MGTXTXP2_115
NET PCIE_RX5_P LOC = W4 ; # Bank 115 - MGTXRXP2_115
NET PCIE_TX5_N LOC = U3 ; # Bank 115 - MGTXTXN2_115
NET PCIE_RX5_N LOC = W3 ; # Bank 115 - MGTXRXN2_115
NET PCIE_CLK_QO_N LOC = U7 ; # Bank 115 - MGTREFCLK1N_115
NET PCIE_CLK_QO_P LOC = U8 ; # Bank 115 - MGTREFCLK1P_115
NET PCIE_TX6_P LOC = V2 ; # Bank 115 - MGTXTXP1_115
NET PCIE_RX6_P LOC = Y6 ; # Bank 115 - MGTXRXP1_115
NET PCIE_TX6_N LOC = V1 ; # Bank 115 - MGTXTXN1_115
NET PCIE_RX6_N LOC = Y5 ; # Bank 115 - MGTXRXN1_115
NET PCIE_TX7_P LOC = Y2 ; # Bank 115 - MGTXTXP0_115
NET PCIE_RX7_P LOC = AA4 ; # Bank 115 - MGTXRXP0_115
NET PCIE_TX7_N LOC = Y1 ; # Bank 115 - MGTXTXN0_115
NET PCIE_RX7_N LOC = AA3 ; # Bank 115 - MGTXRXN0_115
NET PCIE_TX0_P LOC = L4 ; # Bank 116 - MGTXTXP3_116
NET PCIE_RX0_P LOC = M6 ; # Bank 116 - MGTXRXP3_116
NET PCIE_TX0_N LOC = L3 ; # Bank 116 - MGTXTXN3_116
NET PCIE_RX0_N LOC = M5 ; # Bank 116 - MGTXRXN3_116
NET PCIE_TX1_P LOC = M2 ; # Bank 116 - MGTXTXP2_116
NET PCIE_RX1_P LOC = P6 ; # Bank 116 - MGTXRXP2_116