![Xilinx KC705 Скачать руководство пользователя страница 32](http://html1.mh-extra.com/html/xilinx/kc705/kc705_user-manual_3483163032.webp)
32
KC705 Evaluation Board
UG810 (v1.3) May 10, 2013
Chapter 1:
KC705 Evaluation Board Features
lists the PCIe edge connector connections for Quad 115.
PCIE_TX1_P
M2
A21
PERp1
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y6
PCIE_TX1_N
M1
A22
PERn1
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y6
PCIE_TX2_P
N4
A25
PERp2
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y5
PCIE_TX2_N
N3
A26
PERn2
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y5
PCIE_TX3_P
P2
A29
PERp3
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y4
PCIE_TX3_N
P1
A30
PERn3
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y4
PCIE_TX4_P
T2
A35
PERp4
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y3
PCIE_TX4_N
T1
A36
PERn4
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y3
PCIE_TX5_P
U4
A39
PERp5
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y2
PCIE_TX5_N
U3
A40
PERn5
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y2
PCIE_TX6_P
V2
A43
PERp6
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y1
PCIE_TX6_N
V1
A44
PERn6
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y1
PCIE_TX7_P
Y2
A47
PERp7
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y0
PCIE_TX7_N
Y1
A48
PERn7
Integrated Endpoint block transmit pair
GTXE2_CHANNEL_X0Y0
PCIE_CLK_QO_P
U8
A13
Integrated Endpoint block differential
clock pair from PCIe
MGT_BANK_115
PCIE_CLK_QO_N
U7
A14
REFCLK-
Integrated Endpoint block differential
clock pair from PCIe
MGT_BANK_115
PCIE_PRSNT_B
J32 2, 4, 6
A1
PRSNT#1
J42 Lane Size Select jumper
NA
PCIE_WAKE_B
F23
B11
WAKE#
Integrated Endpoint block wake signal,
not connected on KC705 board
NA
PCIE_PERST_B
G25
A11
PERST
Integrated Endpoint block reset signal
NA
Table 1-11:
PCIe Edge Connector Connections
(Cont’d)
Schematic
Net Name
FPGA Pin
(U1)
PCIe Edge
Connector Pin
PCIe Edge Pin
Name
Function
FFG900
Placement
Table 1-12:
GTX Quad 115 PCIe Edge Connector Connections
Quad 115
Pin Name
FPGA Pin
(U1)
Schematic
Net Name
PCIe Edge
Connector Pin
PCIe Edge
Pin Name
FFG900
Placement
MGTXTXP0_115_Y2
Y2
PCIE_TX7_P
A47
PERp7
GTXE2_CHANNEL_X0Y0
MGTXTXN0_115_Y1
Y1
PCIE_TX7_N
A48
PERn7
GTXE2_CHANNEL_X0Y0
MGTXRXP0_115_AA4
AA4
PCIE_RX7_P
B45
PETp7
GTXE2_CHANNEL_X0Y0
MGTXRXN0_115_AA3
AA3
PCIE_RX7_N
B46
PETn7
GTXE2_CHANNEL_X0Y0
MGTXTXP1_115_V2
V2
PCIE_TX6_P
A43
PERp6
GTXE2_CHANNEL_X0Y1
MGTXTXN1_115_V1
V1
PCIE_TX6_N
A44
PERn6
GTXE2_CHANNEL_X0Y1
MGTXRXP1_115_Y6
Y6
PCIE_RX6_P
B41
PETp6
GTXE2_CHANNEL_X0Y1
MGTXRXN1_115_Y5
Y5
PCIE_RX6_N
B42
PETn6
GTXE2_CHANNEL_X0Y1
MGTXTXP2_115_U4
U4
PCIE_TX5_P
A39
PERp5
GTXE2_CHANNEL_X0Y2
MGTXTXN2_115_U3
U3
PCIE_TX5_N
A40
PERn5
GTXE2_CHANNEL_X0Y2