![Xilinx KC705 Скачать руководство пользователя страница 2](http://html1.mh-extra.com/html/xilinx/kc705/kc705_user-manual_3483163002.webp)
KC705 Evaluation Board
UG810 (v1.3) May 10, 2013
DISCLAIMER
The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum
extent permitted by applicable law: (1) Materials are made available “AS IS” and with all faults, Xilinx hereby DISCLAIMS ALL
WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF
MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether
in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising
under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or
consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action
brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same.
Xilinx assumes no obligation to correct any errors contained in the Materials, or to advise you of any corrections or update. You may not
reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and
conditions of the Limited Warranties which can be viewed at
http://www.xilinx.com/warranty.htm
; IP cores may be subject to warranty and
support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any
application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications:
http://www.xilinx.com/warranty.htm#critapps
© Copyright 2012–2013 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included
herein are trademarks of Xilinx in the United States and other countries. PCI, PCI Express, PCIe, and PCI-X are trademarks of PCI-SIG. All
other trademarks are the property of their respective owners.
Revision History
The following table shows the revision history for this document.
Date
Version
Revision
01/23/12
1.0
Initial Xilinx release.
04/05/12
1.1
. Revised the JTAG configuration mode USB cable
description under
. Added
Encryption Key Backup Circuit,
and
. Added links to User SMA Clock Input in
. Added link to Si570 device vendor on
Power On/Off Slide Switch SW15,
. Revised
FPGA Mezzanine Card Interface,
and
. Added description of power
module cooling requirement to
. Updated
. Added references to
Documents, page 85
.
Added
Appendix E, Compliance with European Union Directives and Standards
,
Appendix E, Board Specifications
.
12/10/12
1.2
Replaced direct, inline links to external references in the body text with indirect
references to the links in a numbered list in
Appendix F, Additional Resources
. Revised
the value for
frequency jitter for the
information for
in
. Revised contents and organization of
Appendix F, Additional Resources
05/10/2013
1.3
Updated
to show v 1.1 board. Updated
: callout
to identify
Fansink, callouts
and
pointing to
Source to
FPGA Connections. Updated
Programmable User Clock Source, page 25
2
C
address. Updated
for naming pins 18 and 19. Added Note to
. Updated
to show TI device instead of NXP
Semiconductor, deleted; updated
Rotary Switch, and
GPIO SMAs J13 and J14. Added Note to
. Updated
, step 1 of installation procedure. Updated