W7500x Reference Manual Version1.1.0
216 / 399
21.7
Register map
The following Table 18 summarizes the PWM Channel-1 registers.
Table 18 PWM channel 1 register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0 비고
PWMCH1IR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
CI
OI
MI Channel-1 interrupt register
reset value
0 0 0
PWMCH1IER
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
C
IE
O
IE
MI
E
Channel-1 interrupt enable register
reset value
0 0 0
PWMCH1ICR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
C
IC
O
IC
MI
C
Channel-1 interrupt clear register
reset value
Write only register
PWMCH1TCR
Channel-1 Timer/Counter Register
reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
PWMCH1PCR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
Channel-1 Prescale Counter
Register
reset value
0 0 0 0 0 0
PWMCH1PR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
Channel-1 Prescale Register
reset value
0 0 0 0 0 0
PWMCH1MR
Channel-1 Match Register
reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
PWMCH1LR
Channel-1 Limit Register
reset value
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
PWMCH1UDMR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
U
D
M
Channel-1 Up-Down Mode Register
reset value
0
PWMCH1TCMR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
Channel-1 Timer/Counter Mode
Register
reset value
0 0
PWMCH1PEEER
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
Channel-1 PWM output Enable and
External input Enable Register
reset value
0 0
PWMCH1CMR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
CM Channel-1 Capture Mode Register
reset value
0
PWMCH1CR
Channel-1 Capture Register
reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
PWMCH1PDMR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
PD
M Channel-1 Periodic Mode Register
reset value
0
PWMCH1DZER
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
D
ZE Channel-1 Dead Zone Enable
Register
reset value
0
PWMCH1DZCR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
Channel-1 Dead Zone Counter
Register
reset value
0 0 0 0 0 0 0 0 0 0
0x10
PCR
0x00
0x04
0x08
0x0C
TCR
0x2C
0x14
PR
0x18
MR
0x1C
LR
0x20
0x24
TCM
0x28
PEEE
0x30
CR
0x34
0x38
0x3C
DZC
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...