0000 0000 0000 00
31
13
14
PAENTRY
4
5
0
2 1
TR WORD
00
QCHMAPn
Parameter set 0
Parameter set 1
Parameter set 3
Parameter set 2
Parameter set 127
Parameter set 126
Set
#
Byte
address
01C0 4000h
01C0 4020h
01C0 4040h
01C0 4060h
01C0 4FC0h
01C0 4FE0h
0
1
2
3
126
127
DSTBIDX
BCNTRLD
Rsvd
DSTCIDX
CCNT
SRCCIDX
LINK
SRCBIDX
DST
BCNT
ACNT
SRC
OPT
PaRAM
PaRAM set
+0h
+4h
+8h
+Ch
Byte
address
+1Ch
+18h
+14h
+10h
offset
00 0000 011
1 11
2.7
EDMA3 Channel Controller Regions
2.7.1 Region Overview
www.ti.com
EDMA3 Channel Controller Regions
Figure 2-10. QDMA Channel to PaRAM Mapping
The EDMA3 channel controller divides its address space into four regions. Individual channel resources
are assigned to a specific region, where each region is typically assigned to a specific EDMA programmer.
Application software is required to use the appropriate region.
The EDMA3 channel controller memory-mapped registers are divided in three main categories:
1. Global registers
2. Global region channel registers
3. Shadow region channel registers
The global registers are located at a single/fixed location in the EDMA3CC memory map. These registers
control EDMA3 resource mapping and provide debug visibility and error tracking information. See the
device-specific data manual for the EDMA3CC memory map.
The channel registers (including DMA, QDMA, and interrupt registers) are accessible via the global
channel region address range, or in the shadow
n
channel region address range(s). For example, the
event enable register (EER) is visible at the global address of 01C0 1020h or region addresses of
01C0 2020h for region 0 and 01C0 2220h for region 1.
The underlying control register bits that are accessible via the shadow region address space (except for
IEVAL
n
) are controlled by the DMA region access enable registers (DRAE
m
) and QDMA region access
enable registers (QRAE
n
) .
lists the registers in the shadow region memory map. (Refer to
EDMA3CC memory map figure for the complete global and shadow region memory maps.)
illustrates the conceptual view of the regions.
SPRUG34 – November 2008
EDMA3 Architecture
45
Содержание TMS320DM357
Страница 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...