4.4.6.13 Destination FIFO Destination Address Register (DFDSTn)
4.4.6.14 Destination FIFO B-Index Register (DFBIDXn)
www.ti.com
EDMA3 Transfer Controller Control Registers
The destination FIFO destination address register (DFDST
n
) is shown in
and described in
.
Note:
The value for
n
varies from 0 to DSTREGDEPTH for the given EDMA3TC.
Figure 4-87. Destination FIFO Destination Address Register (DFDSTn)
31
16
DADDR
R-0
15
0
DADDR
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 4-90. Destination FIFO Destination Address Register (DFDSTn) Field Descriptions
Bit
Field
Value
Description
31-0
DADDR
0
Destination address for the destination FIFO register set. When a transfer request (TR) is complete, the
final value should be the address of the last write command issued.
The destination FIFO B-index register (DFBIDX
n
) is shown in
and described in
Note:
The value for
n
varies from 0 to DSTREGDEPTH for the given EDMA3TC.
Figure 4-88. Destination FIFO B-Index Register (DFBIDXn)
31
16
DSTBIDX
R-0
15
0
SRCBIDX
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 4-91. Destination FIFO B-Index Register (DFBIDXn) Field Descriptions
Bit
Field
Value
Description
31-16
DSTBIDX
0-FFFFh
B-Index offset between destination arrays. Represents the offset in bytes between the starting
address of each destination.
15-0
SRCBIDX
0
Always read as 0.
SPRUG34 – November 2008
Registers
159
Содержание TMS320DM357
Страница 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Страница 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...