15.11.14 MCR1 Register (Offset = Dh) [reset = 0h]
and described in
Return to the
.
MCR1 contains control bits for the receiver Multichannel functions such as channel enable mode selection,
channel partition modes, channel block assignments, and active channel status bits.
Figure 15-78. MCR1 Register
15
14
13
12
11
10
9
8
RESERVED
RMCME
RPBBLK
R-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
RPBBLK
RPABLK
RCBLK
RESERVED
RMCM
R/W-0h
R/W-0h
R-0h
R/W-0h
R/W-0h
Table 15-86. MCR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-10
RESERVED
R
0h
Reserved
9
RMCME
R/W
0h
Receive multichannel partition mode bit.
RMCME is only applicable if channels can be individually enabled or
disabled for reception (RMCM = 1).
RMCME determines whether only 32 channels or all 128 channels
are to be individually selectable.
Reset type: SYSRSn
0h (R/W) = 2-partition mode
Only partitions A and B are used. You can control up to 32 channels
in the receive multichannel selection mode (RMCM = 1).
Assign 16 channels to partition A with the RPABLK bits.
Assign 16 channels to partition B with the RPBBLK bits.
You control the channels with the appropriate receive channel enable
registers:
RCERA: Channels in partition A
RCERB: Channels in partition B
1h (R/W) = 8-partition mode
All partitions (A through H) are used. You can control up to 128
channels in the receive multichannel selection mode. You control the
channels with the appropriate receive channel enable registers:
RCERA: Channels 0 through 15
RCERB: Channels 16 through 31
RCERC: Channels 32 through 47
RCERD: Channels 48 through 63
RCERE: Channels 64 through 79
RCERF: Channels 80 through 95
RCERG: Channels 96 through 111
RCERH: Channels 112 through 127
Multichannel Buffered Serial Port (McBSP)
980
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......