15.1.2 McBSP Pins/Signals
describes the McBSP interface pins and some internal signals.
Table 15-1. McBSP Interface Pins/Signals
McBSP-A Pin
Type
Description
MCLKRA
I/O
Supplying or reflecting the receive clock; supplying the input clock of the sample rate generator
MCLKXA
I/O
Supplying or reflecting the transmit clock; supplying the input clock of the sample rate generator
MDRA
I
Serial data receive pin
MDXA
O
Serial data transmit pin
MFSRA
I/O
Supplying or reflecting the receive frame-sync signal; controlling sample rate generator synchronization for the
case when GSYNC = 1 (see
)
MFSXA
I/O
Supplying or reflecting the transmit frame-sync signal
CPU Interrupt Signals
MRINT
Receive interrupt to CPU
MXINT
Transmit interrupt to CPU
DMA Events
REVT
Receive synchronization event to DMA
XEVT
Transmit synchronization event to DMA
15.1.2.1 McBSP Generic Block Diagram
The McBSP consists of a data-flow path and a control path connected to external devices by six pins as shown
in
. The figure and the text in this section use generic pin names.
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
879
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......