11.9.18 Source/Destination Wrap Step Size Registers (SRC/DST_WRAP_STEP) — EALLOW Protected
The source/destination wrap step size register (SRC/DST_WRAP_STEP) are shown in
and
. Only write to WRAP registers when RUNSTS bit is 0 (DMA channel stopped or halted).
Typically though, the values should only be configured when the channel is stopped.
Figure 11-24. Source/Destination Wrap Step Size Registers (SRC/DST_WRAP_STEP)
15
0
WRAPSTEP
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-20. Source/Destination Wrap Step Size Registers (SRC/DST_WRAP_STEP) Field Descriptions
Bit
Field
Value
Description
15-0
WRAPSTEP
These bits specify the source begin address pointer post-increment/decrement
step size after wrap counter expires:
0x0FFF
Add 4095 to address
...
...
0x0002
Add 2 to address
0x0001
Add 1 to address
0x0000
No address change
0xFFFF
Sub 1 from address
0xFFFE
Sub 2 from address
...
...
0xF000
Sub 4096 from address
Only values from -4096 to 4095 are valid.
Direct Memory Access (DMA) Module
756
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......