The GPxCTRL registers specify the sampling period for input pins when configured for input qualification using
a window of three or six samples. The sampling period is the amount of time between qualification samples
relative to the period of SYSCLKOUT. The number of samples is specified in the GPxQSELn registers.
Figure 1-70. GPIO Port A Qualification Control (GPACTRL) Register
31
24
23
16
QUALPRD3
QUALPRD2
R/W-0
R/W-0
15
8
7
0
QUALPRD1
QUALPRD0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-72. GPIO Port A Qualification Control (GPACTRL) Register Field Descriptions
Bits
Field
Value
Description
31-24
QUALPRD3
Specifies the sampling period for pins GPIO24 to GPIO31.
0x00
Sampling Period = T
SYSCLKOUT
0x01
Sampling Period = 2 × T
SYSCLKOUT
0x02
Sampling Period = 4 × T
SYSCLKOUT
. . .
. . .
0xFF
Sampling Period = 510 × T
SYSCLKOUT
23-16
QUALPRD2
Specifies the sampling period for pins GPIO16 to GPIO23.
0x00
Sampling Period = T
SYSCLKOUT
0x01
Sampling Period = 2 × T
SYSCLKOUT
0x02
Sampling Period = 4 × T
SYSCLKOUT
. . .
. . .
0xFF
Sampling Period = 510 × T
SYSCLKOUT
15-8
QUALPRD1
Specifies the sampling period for pins GPIO8 to GPIO15.
0x00
Sampling Period = T
SYSCLKOUT
0x01
Sampling Period = 2 × T
SYSCLKOUT
0x02
Sampling Period = 4 × T
SYSCLKOUT
. . .
. . .
0xFF
Sampling Period = 510 × T
SYSCLKOUT
7-0
QUALPRD0
Specifies the sampling period for pins GPIO0 to GPIO7.
0x00
Sampling Period = T
SYSCLKOUT
0x01
Sampling Period = 2 × T
SYSCLKOUT
0x02
Sampling Period = 4 × T
SYSCLKOUT
. . .
. . .
0xFF
Sampling Period = 510 × T
SYSCLKOUT
(1)
T
SYSCLKOUT
indicates the period of SYSCLKOUT.
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
135
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......