1.3.5 32-Bit CPU Timers 0/1/2
This section describes the three 32-bit CPU-timers (TIMER0/1/2) shown in (
The CPU Timer-0 and CPU-Timer 1 can be used in user applications. Timer 2 is reserved for DSP/BIOS. If the
application is not using DSP/BIOS, then Timer 2 can be used in the application. The CPU-timer interrupt signals
(TINT0, TINT1, TINT2) are connected as shown in
.
Borrow
Reset
Timer reload
SYSCLKOUT
TCR.4
(Timer start status)
TINT
16-bit timer divide-down
TDDRH:TDDR
32-bit timer period
PRDH:PRD
32-bit counter
TIMH:TIM
16-bit prescale counter
PSCH:PSC
Borrow
Figure 1-49. CPU-Timers
INT1
to
INT12
INT14
28x
CPU
TINT2
TINT0
PIE
CPU-TIMER 0
CPU-TIMER 2
INT13
TINT1
CPU-TIMER 1
A.
The timer registers are connected to the Memory Bus of the 28x processor.
B.
The timing of the timers is synchronized to SYSCLKOUT of the processor clock.
Figure 1-50. CPU-Timer Interrupts Signals and Output Signal
System Control and Interrupts
102
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......