Functional Peripherals Registers
154
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.5.15 BFAR Register (Offset = D38h)
BFAR is shown in
and described in
.
Bus Fault Address Register. Use the Bus Fault Address Register to read the address of the location that
generated a Bus Fault.
Figure 2-65. BFAR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDRESS
R/W-
Table 2-73. BFAR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ADDRESS
R/W
Undefined
Bus fault address field. ADDRESS is the data address of a faulted
load or store attempt. When an unaligned access faults, the address
is the address requested by the instruction, even if that is not the
address that faulted. Flags in the Bus Fault Status Register indicate
the cause of the fault