ADC Control Registers
786
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Analog To Digital Converter (ADC) Module
19.11.67 ADC Parity Error Address Register (ADPARADDR)
ADC Parity Error Address Register (ADPARADDR) is shown in
and described in
Figure 19-96. ADC Parity Error Address Register (ADPARADDR) [offset = 184h]
31
16
Reserved
R-0
15
12
11
2
1
0
Reserved
ERROR_ADDRESS
Reserved
R-0
R-U
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset; -U = value after reset is unknown
Table 19-72. ADC Parity Error Address Register (ADPARADDR) Field Descriptions
Bit
Field
Value
Description
31-12
Reserved
0
Reads return zeros, writes have no effect.
11-2
ERROR_ADDRESS
These bits hold the address of the first parity error generated in the ADC results' RAM. This
error address is frozen from being updated until it is read by the application. In emulation mode,
this address is maintained frozen even when read.
1-0
Reserved
0
Reads return zeros, writes have no effect. Reading [11:0] provides the 32-bit aligned address.
19.11.68 ADC Power-Up Delay Control Register (ADPWRUPDLYCTRL)
and
describe the ADPWRDLYCTRL register.
Figure 19-97. ADC Power-Up Delay Control Register (ADPWRUPDLYCTRL) [offset = 188h]
31
10
9
0
Reserved
PWRUP_DLY
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 19-73. ADC Power-Up Delay Control Register (ADPWRUPDLYCTRL) Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
0
Reads return zeros, writes have no effect.
9-0
PWRUP_DLY
This register defines the number of VCLK cycles that the ADC state machine has to wait after
releasing the ADC core from power down before starting a new conversion. Please refer to
for more details.