LPDDR
4
TPS65941213-Q1
BUCK1+BUCK2+
BUCK3
(10.5A max)
Prim
ary PM
IC
TPS65941111-Q1
Second
ary PM
IC
TPS22965-Q1
(load switch, 4A max)
TPS22965-Q1
(Load switch, 4A max)
TLV73318P-Q1
(LDO, 300mA max)
TPS62813-Q1
(BUCK, 3A max)
VDDA_x
MCU SAFETY ISLAND
Processor
VDDAR_MCU
VDD_MCU
VDDSHVx_MCU (1.8V)
VDDSHVx_MCU (3.3V)
VDD_CPU (AVS)
MAIN PROCESSOR
VDDAR_CPU/CORE
VDD_CORE
VDDS_DDR_BIAS
VDDS_DDR_IO
VDD1
System
VDD2
VDDQ
PMIC
Processor Group
Processor Sub-group
Processor Supply Group
System Group
System Rail
Domain Descriptors
PDN Options
Base PDN
MCU-Only
and Safety Island
Retention
System Sub-group
BUCK
LDO
LDSW
VCCA
VCCA
VIO_IN
VIO_IN
BUCK1+BUCK2+
BUCK3+BUCK4
(14A max)
BUCK4
(4A max)
LDO1
(500mA max)
LDO2
(500mA max)
LDO3
(500mA max)
LDO4
(300mA max)
BUCK5
(4A max)
LDO1
(500mA max)
LDO2
(500mA max)
LDO3
(500mA max)
LDO4
(300mA max)
BUCK5
(4A max)
VSYS_3V3
OVPGDRV
VDDA_1P8_PHYs
MAIN ANALOG
VDDA_0P8_PHYs
VDDA_0P8_PLLs/DLLs
VDDA_1P8_PLLs
VDDA_3P3_USB
VDDSHV0-4
MAIN DIGITAL
VDDSHV6
VDDSHV5
VDDS_MMC0
VPP_x (EFUSE)
Octal SPI FLASH
Hyper FLASH
EMM
C
VCCQ
VCC
UFS
VCCQ
VCC
VDD_CPU_AVS*
FB_B3 (pin 49)
VDD_MCU_0V85
VDD_PHY_1V8
VDD_MCUIO_1V8
VDA_MCU_1V8
VDD_DDR_1V1
VDD1_LPDDR_1V8
VDA_DLL_0V8
VDD_MCUIO_3V3_LS
VDD_CORE_0V8
VDD_RAM_0V85
VDD_SD_DV**
VDD_USB_3V3
VDD_IO_1V8
VDA_PLL_1V8
VDD_IO_3V3
VPP_EFUSE_1V8
VCCA
_3V3
Figure 3-1. Power Connections
• * VDD_CPU_AVS, boot voltage of 0.8 V then software sets device specific AVS; 0.68 V – 0.72 V.
• ** VDD_SD_DV, 3.3 V then software changes to 1.8 V per HS-SD.
Processor Connections
SLVUC99 – JANUARY 2022
Optimized Dual TPS6594-Q1 PMIC User Guide for Jacinto
™
7 DRA829 or
TDA4VM Automotive PDN-0C
5
Copyright © 2022 Texas Instruments Incorporated