4.3 Async Wait Cycle Config Register (AWCCR)
SPRUGZ3A—May 2011
KeyStone Architecture External Memory Interface (EMIF16) User Guide
4-5
Chapter 4—Registers
www.ti.com
15-8
Reserved
0x0
Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.
7-0
MAX_EXT_WAIT
0x80
Maximum extended wait cycles. EMIF16 will wait for (MAX_EX 1) x 16 cycles before an
extended asynchronous cycles is terminated.
End of Table 4-3
Table 4-3
Async Wait Cycle Config Register (AWCCR) Details (Part 2 of 2)
Bit
Field
Reset Value
Description