![Texas Instruments DS90UH927Q Скачать руководство пользователя страница 9](http://html.mh-extra.com/html/texas-instruments/ds90uh927q/ds90uh927q_manual_1094620009.webp)
AC Electrical Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified. (
Symbol
Parameter
Conditions
Pin/Freq.
Min
Typ
Max
Units
FPD-Link LVDS INPUT
t
RSP
Receiver Strobe Position
RxCLKIN±,
RXIN[3:0]±
0.25
0.5
0.75
UI
FPD-Link III CML I/O
t
LHT
CML Output Low-to-High
Transition Time
DOUT+,
DOUT-
100
140
ps
t
HLT
CML Output High-to-Low
Transition Time
100
140
ps
t
PLD
Serializer PLL Lock Time
)
PCLK =
5MHz to
85MHz
5
ms
t
SD
Delay — Latency
146*T
ns
t
TJIT
Output Total Jitter,
Bit Error Rate
≤
1E-9
, (
)
Checkerboard Pattern
PCLK = 5MHz
RxCLKIN±
0.17
0.2
UI
Checkerboard Pattern
PCLK = 85MHz
0.26
0.29
UI
t
IJIT
Input Jitter Tolerance, Bit Error
Rate
≤
1E-9
f/40 < Jitter Freq < f/20, DES
= DS90UH926Q
RxCLKIN±, f
= 78MHz
0.6
UI
f/40 < Jitter Freq < f/20, DES
= DS90UH928Q
0.5
UI
I2S Receiver
T
I2S
I2S Clock Period
, (
RxCLKIN± f=5MHz to 85MHz I2S_CLK,
PCLK =
5MHz to
85MHz
>4/
PCLK
or >77
ns
T
HC
I2S Clock High Time
, (
I2S_CLK
0.35
T
I2S
T
LC
I2S Clock Low Time
, (
I2S_CLK
0.35
T
I2S
t
sr
I2S Set-up Time
I2S_WC
I2S_D
[A,B,C,D]
0.2
T
I2S
t
htr
I2S Hold Time
I2S_WC
I2S_D
[A,B,C,D]
0.2
T
I2S
Other I/O
t
GPIO,FC
GPIO Pulse Width, Forward
Channel
GPIO[3:0],
PCLK =
5MHz to
85MHz
>2/
PCLK
s
t
GPIO,BC
GPIO Pulse Width, Back
Channel
GPIO[3:0]
20
µs
DS90UH927Q
Copyright © 1999-2012, Texas Instruments Incorporated
9
Содержание DS90UH927Q
Страница 15: ...30193006 FIGURE 10 I2S Timing Diagram DS90UH927Q Copyright 1999 2012 Texas Instruments Incorporated 15 ...
Страница 56: ...Revision October 26 2012 Initial Release DS90UH927Q 56 Copyright 1999 2012 Texas Instruments Incorporated ...
Страница 58: ...Notes Copyright 1999 2012 Texas Instruments Incorporated ...