7.2
Lead-Off Detection
...............................................................................................
7.3
External Calibration/Test Signals
...............................................................................
8
Test Options on the EVM
.................................................................................................
8.1
On Chip (ADS1299) Input Short
................................................................................
8.2
External Input Short with 5K Resistor
..........................................................................
8.3
Noise with Common Reference on Negative Inputs
.........................................................
8.4
Noise with Buffered Common Reference Input
...............................................................
8.5
Internally Generated Test Signal and Other Multiplexer Inputs
............................................
8.6
Arbitrary Input Signal
.............................................................................................
9
Bill of Materials, Layouts and Schematics
.............................................................................
9.1
ADS1299EEG-FE Front-End Board Schematics
.............................................................
9.2
Printed Circuit Board Layout
....................................................................................
9.3
Bill of Materials
....................................................................................................
9.4
ADS1299EEG-FE Power-Supply Recommendations
.......................................................
List of Figures
1
ADS1299EEG-FE Kit
.......................................................................................................
2
Executable to Run ADS1299 Software Installation
.....................................................................
3
Initialization of ADS1299EEG-FE
.........................................................................................
4
License Agreement
.........................................................................................................
5
Installation Process
.........................................................................................................
6
USBStyx Driver Preinstallation
............................................................................................
7
Completion of ADS1299 Software Installation
.........................................................................
8
New Hardware Wizard
....................................................................................................
9
New Hardware Wizard Screen 3
........................................................................................
10
Completion of the Initial USB Drive
.....................................................................................
11
Second 'New Hardware" Wizard
........................................................................................
12
Install the USBStyx Driver
................................................................................................
13
ADS1299 EEG-FE Front End Block Diagram
.........................................................................
14
Input Configurations Supported by the EEG-FE a) Differential Inputs b) Single ended inputs
..................
15
File Save Option Under 'Save' Tab
.....................................................................................
16
Channel Registers GUI for Global Registers
..........................................................................
17
Input Multiplexer for a Single Channel (MAIN = [000 or 110 or 111])
..............................................
18
Channel Control Registers GUI Panel
..................................................................................
19
Register Bit for SRB1 Routing
...........................................................................................
20
Internal Test Signals
......................................................................................................
21
Simplified Diode Arrangement
...........................................................................................
22
Eight Channel Read of Internal Temperature Data
...................................................................
23
GPIO Control Register GUI Panel
.......................................................................................
24
LOFF_STATP and LOFF_STATN Comparators
......................................................................
25
LOFF_SENSP and LOFF_SENSN Registers GUI Panel
............................................................
26
Lead-Off Status Indicator
.................................................................................................
27
BIAS_SENSP and BIAS_SENSN GUI Panel
..........................................................................
28
Device Register Settings
.................................................................................................
29
Scope Tool Features
......................................................................................................
30
Zoom Option on the Waveform Examination Tool
....................................................................
31
Histogram Bins for Input Short Noise
...................................................................................
32
Analysis : FFT Graph of Input Short Test
..............................................................................
33
Analysis : FFT : AC Analysis Parameters : Windowing Options
....................................................
34
Analysis : FFT : FFT Analysis : Input Short Condition
................................................................
35
Changing the User-Defined Dynamic Range for Channel 1
.........................................................
2
EEG Front-End Performance Demonstration Kit
SLAU443 – May 2012
Copyright © 2012, Texas Instruments Incorporated