![Tews Technologies TVME8300 Скачать руководство пользователя страница 50](http://html.mh-extra.com/html/tews-technologies/tvme8300/tvme8300_user-manual_1093660050.webp)
TVME8300 User Manual Issue 1.4
Page 50 of 70
Bit
Name
Description
4 INT0_C
Read :
0 : No Interrupt 0 Request on IP_C
1 : Active IP_C Interrupt 0 Request
Write ‘1’ to clear Edge Sensitive IP_C Interrupt 0 Status
3 INT1_B
Read :
0 : No IP_B Interrupt 1 Request
1 : Active IP_B Interrupt 1 Request
Write ‘1’ to clear Edge Sensitive IP_B Interrupt 1 Status
2 INT0_B
Read :
0 : No Interrupt 0 Request on IP_B
1 : Active IP_B Interrupt 0 Request
Write ‘1’ to clear Edge Sensitive IP_B Interrupt 0 Status
1 INT1_A
Read :
0 : No Interrupt 1 Request on IP_A
1 : Active IP_A Interrupt 1 Request
Write ‘1’ to clear Edge Sensitive IP_A Interrupt 1 Status
0
(LSB)
INT0_A
Read :
0 : No Interrupt 0 Request on IP_A
1 : Active IP_A Interrupt 0 Request
Write ‘1’ to clear Edge Sensitive IP_A Interrupt 0 Status
Figure 8-10: Status Register
The IP timeout time is app. 8µs.
An IP timeout occurs if the IP module fails to generate the IP ACK# signal within the IP timeout
time. An IP timeout is not reported to the PCI9030 or the PCI Master, but is reported in the
Status Register. For timed-out reads all F's are returned.