TVME8300 User Manual Issue 1.4
Page 25 of 70
Register Offset
Register Description
Size
(Byte)
Access Type
Setting
0x78
Embedded Utilities Memory
Block Base Address
(EUMBBAR)
4 R/W
0xFCF0_0000
0x80, 0x84
Memory Starting Address
Registers
4 R/W
0x4040_4000,
0x40404040
0x88, 0x8C
Extended Memory Starting
Address Registers
4 R/W
0x0000_0000,
0x0000_0000
0x90, 0x94
Memory Ending Address
Registers
4 R/W
0x4F4F_4F3F,
0x4F4F_4F4F
0x98, 0x9C
Extended Memory Ending
Address Registers
4 R/W
0x0000_0000,
0x0000_0000
0xA0
Memory Bank Enable
Register
1 R/W
0x01
0xA3
Page Mode Register
1
R/W
0x00
0xA8
Processor Interface
Configuration Register 1
4 R/W
0x0014_1A98
0xAC
Processor Interface
Configuration Register 2
4 R/W
0x2000_0600
0xB8
ECC Single Bit Error
Counter Register
1 R/W
status
0xB9
ECC Single Bit Error Trigger
Register
1 R/W
reset_default
0xC0
Error Enabling Register 1
1
R/W
reset_default
0xC1
Error Detection Register 1
1
R/C
status
0xC3
Processor Internal Bus Error
Status Register
1 R/C
status
0xC4
Error Enabling Register 2
1
R/W
reset_default
0xC5
Error Detection Register 2
1
R/C
status
0xC7
PCI Bus Error Status
Register
1 R/C
status
0xC8
Processor/PCI Error
Address Register
4 R
status
0xD0
Extended ROM
Configuration Register 1
4 R/W
reset_default
0xD4
Extended ROM
Configuration Register 2
4 R/W
reset_default
0xD8
Extended ROM
Configuration Register 3
4 R/W
reset_default
0xDC
Extended ROM
Configuration Register 4
4 R/W
reset_default
0xE0
Address Map B Options
Register
(AMBOR)
1 R/W
0xC0
0xE2
PLL Configuration Register
1
R
0x08
0xF0
Memory Control
Configuration Register 1
(MCCR1)
4 R/W
0x03E8_0000
0xF4
Memory Control
4 R/W
0x0A40_1820