TVME8300 User Manual Issue 1.4
Page 49 of 70
8.2.3.4 Status
Register
The Status Register can be used to read IP timeout, error and interrupt status.
Bit
Name
Description
15
(MSB)
TIME_D
Read :
0 : No Timeout on IP_D
1 : IP_D Timeout has occurred
Write ‘1’ to clear IP_D Timeout Status
14 TIME_C
Read :
0 : No Timeout on IP_C
1 : IP_C Timeout has occurred
Write ‘1’ to clear IP_C Timeout Status
13 TIME_B
Read :
0 : No Timeout on IP_B
1 : IP_B Timeout has occurred
Write ‘1’ to clear IP_B Timeout Status
12 TIME_A
Read :
0 : No Timeout on IP_A
1 : IP_A Timeout has occurred
Write ‘1’ to clear IP_A Timeout Status
11 ERR_D
Read :
0 : No Error on IP_D
1 : IP_D ERROR# Signal Asserted
Write : No Effect
10 ERR_C
Read :
0 : No Error on IP_C
1 : IP_C ERROR# Signal Asserted
Write : No Effect
9 ERR_B
Read :
0 : No Error on IP_B
1 : IP_B ERROR# Signal Asserted
Write : No Effect
8 ERR_A
Read :
0 : No Error on IP_A
1 : IP_A ERROR# Signal Asserted
Write : No Effect
7 INT1_D
Read :
0 : No Interrupt 1 Request on IP_D
1 : Active IP_D Interrupt 1 Request
Write ‘1’ to clear Edge Sensitive IP_D Interrupt 1 Status
6 INT0_D
Read :
0 : No Interrupt 0 Request on IP_D
1 : Active IP_D Interrupt 0 Request
Write ‘1’ to clear Edge Sensitive IP_D Interrupt 0 Status
5 INT1_C
Read :
0 : No Interrupt 1 Request on IP_C
1 : Active IP_C Interrupt 1 Request
Write ‘1’ to clear Edge Sensitive IP_C Interrupt 1 Status