SCC Channel Offset:
SCC0 (Channel 0): 0x0100
SCC1 (Channel 1): 0x0180
SCC2 (Channel 2): 0x0200
SCC3 (Channel 3): 0x0280
SCC Register Offset:
Register address offset, range 0x00 … 0x5C (see SCC Register Map table)
Most registers and register bit positions are shared by all SCC protocol modes (HDLC, ASYNC). However
the meaning (and name) of single bit positions might differ between different protocol modes. All registers
are 32-bit organized registers.
Each SCC channel register set contains the following registers:
Register Offset
Register Name
0x00
CMDR
Command Register
0x04
STAR
Status Register
0x08
CCR0
Channel Configuration Register 0
0x0C
CCR1
Channel Configuration Register 1
0x10
CCR2
Channel Configuration Register 2
0x14…0x2B
reserved
-
0x2C
BRR
Baud Rate Register
0x30…0x47
reserved
-
0x48
TCR
Termination Character Register
0x4C…0x53
reserved
-
0x54
IMR
Interrupt Mask Register
0x58
ISR
Interrupt Status Register
0x5C
ACR
Additional Configuration Register
0x60...0x7F
reserved
-
Table 5-4 : SCC Register Map
TPCE863 User Manual Issue 1.0.1
Page 21 of 72