10
Chapter 3
Using the DE1-SoC
Board
This chapter gives instructions for using the board and describes each of its peripherals.
3
3
.
.
1
1
B
B
o
o
a
a
r
r
d
d
S
S
e
e
t
t
u
u
p
p
This section will explain the settings of FPGA configuration modes, HPS boot source select and
HPS flash controller clock frequency in detail.
3
3
.
.
1
1
.
.
1
1
F
F
P
P
G
G
A
A
C
C
o
o
n
n
f
f
i
i
g
g
u
u
r
r
a
a
t
t
i
i
o
o
n
n
M
M
o
o
d
d
e
e
S
S
e
e
t
t
t
t
i
i
n
n
g
g
Table 3-1
gives the MSEL pins setting for each configuration scheme of Cyclone V SoC devices.
FPGA default works in ASx4 Fast mode with MSEL[4:0] = 10010.
Table 3-1 MSEL pin Settings for each Scheme of Cyclone V Device
Configuration
Scheme
Compression Feature
Design Security
Feature
POR Delay
Valid MSEL[4:0]
FPPx8
Disabled
Disabled
Fast
10100
Standard
11000
Disabled
Enabled
Fast
10101
Standard
11001
Enabled
Disabled
Fast
10110
Standard
11010
FPPx16
Disabled
Enabled
Fast
00000
Standard
00100
Disabled
Disabled
Fast
00001
Standard
00101
Enabled
Enabled
Fast
00010
Standard
00110