
Getting Started
1–2
TMS 109A Socket 7 Microprocessor Support
Refer to information on basic operations to determine how many modules and
probes your logic analyzer needs to meet the minimum channel requirements for
the TMS 109A Socket 7 microprocessor support.
Requirements and Restrictions
You should review the general requirements and restrictions of microprocessor
supports in the information on basic operations as they pertain to your system
under test.
You should also review electrical, environmental, and mechanical specifications
in the Specifications chapter in this manual as they pertain to your system under
test, as well as the following descriptions of other Socket 7 support requirements
and restrictions.
System Clock Rate.
The TMS 109A Socket 7 support can acquire data from the
Socket 7 microprocessors at bus speeds of up to 100 MHz; the tested clock speed
is 100 MHz. This specification is valid at the time this manual was printed.
Contact your Tektronix sales representative for current information on the fastest
devices supported.
System Under Test Power.
Whenever the system under test is powered off, be sure
to remove power from the probe adapter. Refer to Applying and Removing Power
on page 1–13 for information on how to remove power from the probe adapter.
Disabling the Instruction Cache.
To disassemble acquired data, you must disable
the internal instruction cache. Disabling the cache makes all instruction
prefetches visible on the bus so they can be acquired and disassembled.
Cache Invalidation Cycles.
Cache Invalidation addresses are not acquired.
Bus Hold Cycles.
Bus Hold cycles are not acquired while the RESET signal is
active.
AHOLD Signal.
If the AHOLD signal is active (high) during a Writeback cycle (a
four cycle Burst Write), the acquired address is undefined.
Burst Cycles.
The Socket 7 microprocessor expects the memory system to
increment addresses during a Burst cycle. When viewing disassembled data, the
disassembler synthesizes the addresses. When viewing state data, the addresses
appear to be identical.
Содержание Socket 7 TMS109A
Страница 12: ...Service Safety Summary viii TMS 109A Socket 7 Microprocessor Support...
Страница 15: ...Getting Started...
Страница 16: ......
Страница 45: ...Operating Basics...
Страница 46: ......
Страница 54: ...Setting Up the Support 2 8 TMS 109A Socket 7 Microprocessor Support...
Страница 75: ...Specifications...
Страница 76: ......
Страница 82: ......
Страница 83: ...Maintenance...
Страница 84: ......
Страница 87: ...Diagrams...
Страница 88: ......
Страница 90: ...5 2 TMS 109A Socket 7 Hardware Support...
Страница 91: ...5 3 TMS 109A Socket 7 Microprocessor Support...
Страница 94: ...TMS 109A Socket 7 Microprocessor Support 5 6...
Страница 96: ...TMS 109A Socket 7 Microprocessor Support 5 8...
Страница 98: ...TMS 109A Socket 7 Microprocessor Support 5 10...
Страница 100: ...TMS 109A Socket 7 Microprocessor Support 5 12...
Страница 101: ...Replaceable Parts...
Страница 102: ......
Страница 108: ...Replaceable Parts 6 6 TMS 109A Socket 7 Microprocessor Support...
Страница 109: ...Index...
Страница 110: ......