![Sundance Spas SMT332 Скачать руководство пользователя страница 36](http://html1.mh-extra.com/html/sundance-spas/smt332/smt332_user-manual_1395351036.webp)
Version 1.3
Page 36 of 36
SMT332/372 User Manual
FPGA Configuration
This device must be configured, by the ‘C6x01, before proper operation. To do this,
the General Control Register (address 0x0150 0000) must have the PROG bit set,
and then cleared. This register is defined here.
General Control Register Bit
Function
8
Set to assert the PROG pin to the
FPGA
After the PROG pin has been cycled high and low, the FPGA must have its
configuration file loaded a byte at a time using the Comm port control register
address (0x0160 0000).
The configuration data is normally read from the flash into SBSRAM and then copied
into the FPGA. The format of this data is determined by the Xilinx development tools.
As mentioned in the
boot
section, under normal use this configuration is done
automatically.